1. Field of the Invention
The present invention relates to a method and apparatus for fabricating a metal layer on a substrate, and more particularly, to a method for fabricating a metal layer on a substrate using electrochemical deposition (ECD).
2. Description of the Related Art
Conductive interconnections on integrated circuits typically take the form of trenches and vias in the background art. In modern deep submicron integrated circuits, the trenches and vias are typically formed by a damascene or dual damascene process. Copper is currently used in ultra large scale integration (ULSI) metallization as a replacement for aluminum due to its lower resistivity and better electromigration resistance. Electrochemical copper deposition (ECD) has been adopted as the standard damascene or dual damascene process because of larger grain size (good electromigration) and higher deposition rates. More particularly, electroplating is well suited for the formation of small embedded damascene feature metallization due to its ability to readily control growth of the electroplated film for bottom-up filling, and the superior electrical conductivity characteristics of the electroplated film.
In
In
In
In
However, the present inventors have determined that there are problems relating to the quality of the deposited metal film. One challenge facing damascene and dual damascene processing is the formation of defects, such as pits, voids and swirling defects. A number of obstacles impair defect-free electrochemical deposition of copper onto substrates having submicron, high aspect features. Therefore, it is important that the electroplating surface is uniform and reliable to ensure defect-free deposition.
One of the difficulties inherent in immersion of the wafer in a plating solution is air bubbles occurring on the wafer surface. The air bubbles may disrupt the flow of electrolytes and electrical current to the wafer plating surface impacting the uniformity and the function of the deposited layer. A conventional method of reducing air bubble function immerses the wafer vertically into the plating solution. However, mounting the wafer vertically for immersion into the plating solution adds complexity and hinders automation of the electroplating process. Accordingly, it is desirable to have an apparatus for electroplating a wafer that avoids air bubble occurrence.
U.S. Pat. No. 6,582,578 to Dordi et. al., the entirety of which is hereby incorporated by reference, describes an electrochemical plating (ECP) system that limits the formation of air bubbles between the substrate and/or the substrate holder assembly during immersion of the substrate into the electrolyte solution. A substrate is immersed in the electrochemical plating system by tilting the substrate as it enters the solution to the trapping or formation of air bubbles between the substrate and the substrate holder assembly. However, in the aforementioned method, it is difficult to eliminate all micro-bubbles during ECD.
The present invention overcomes the shortcomings associated with the background art and achieves other advantages not realized by the background art.
An object of the present invention is to provide a defect-free metal layer utilizing electrochemical deposition (ECD).
Another object of the present invention is to provide a method of inhibiting entrapment of air bubbles on an electroplating surface during electroplating.
One or more of these and other objects are accomplished by a method for electrochemical deposition comprising: providing a substrate; and electrochemically depositing metal onto the substrate in an electrochemical plating cell, wherein an electroplating surface of the substrate is tilted and rotated during electrochemical deposition of metal onto the substrate.
One or more of these and other objects are accomplished by a method for electrochemical deposition comprising providing a substrate; depositing a TaN barrier layer and a copper seed layer on one or more surfaces of the substrate; and electrochemically depositing copper onto the substrate in an electrochemical plating cell, wherein an electroplating surface of the substrate is tilted and rotated during electrochemical deposition.
One or more of these and other objects are accomplished by a method for fabricating integrated circuit devices on a semiconductor substrate with damascene structures using electrochemical deposition comprising providing a semiconductor substrate having an insulating layer on the substrate; providing a level of copper metal interconnecting wiring patterned within the insulating layer; providing a dielectric layer having a trench opening and a via opening to the copper metal interconnecting wiring; depositing a barrier layer and a copper seed layer over the dielectric layer covering and lining the trench and via openings; and electrochemically depositing a copper to fill the trench and via openings in an electrochemical plating cell, wherein an electroplating surface of the substrate is tilted and rotated during electrochemical deposition.
One or more of these and other objects are accomplished by a defect-free, metal layer electrochemically deposited on a semiconductor wafer comprising a semiconductor wafer; and an electrochemically deposited metal layer on the semiconductor wafer, wherein a density of defects of the metal layer is less than 1 per mm2.
The tilt angle θ of the substrate assembly is approximately 0.5 to 3 degrees. The rotating speed of the substrate holder assembly is above 150 rpm.
The invention improves on conventional methods in that the electroplating surfaces of the structure with a barrier layer and a seed layer are tilted during the electroplating process. In the method of forming a defect-free metal layer filling a structure utilizing electrochemical deposition (ECD), tilting the substrate holder assembly during electroplating may slightly reduce the uniformity of the metal layer, however, pits and broken lines are eliminated by about 1-2 orders.
Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
The present invention will become more fully understood from the detailed description given hereinafter and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
The present invention will hereinafter be described with reference to the accompanying drawings.
The present invention, which provides a method of fabricating a metal layer using electrochemical deposition (ECD), is described in greater detail by referring to the drawings that accompany the present invention. It is noted that in the accompanying drawings, like and/or corresponding elements are referred to by like reference numerals.
During the electrochemical plating cycle, wafer 402 is mounted in the substrate holder assembly 403, which is then placed in a plating bath 422 containing a plating solution. As indicated by arrow 413, the plating solution is continually applied by a pump 440. Generally, the plating solution flows upwards to the center of wafer (anode) 401 and then radially outward and across wafer 402, as indicated by arrows 414. The plating solution then overflows from plating bath 422 to an overflow reservoir 420 as indicated by arrows 410 and 411. The plating solution is then filtered (not shown) and returned to pump 440 as indicated by arrow 412, completing recirculation.
A DC power supply 450 has a negative output lead electrically connected to wafer 402 through one or more slip rings, brushes, and contacts (not shown). The positive output lead of power supply 450 is electrically connected to an anode (wafer) 401 located in plating bath 422. During use, power supply 450 biases wafer 402 to provide a negative potential relative to anode (wafer) 401 causing electrical current to flow from the anode (wafer) 401 to wafer 402. In the following description, electrical current flows in the same direction as the net positive ion flux and opposite to the net electron flux. This causes an electrochemical reaction (e.g. Cu2++2e−=Cu) on wafer 402 which results in deposition of the electrically conductive layer (e.g. copper) on wafer 401. The ion concentration of the plating solution is replenished during the plating cycle, e.g., by dissolution of a metallic anode (e.g. Cu=Cu2++2e−).
The typical electroplating solution contains electrolyte, such as CuSO4, suppressor, and other additives. The suppressor is a long chain polymer comprising polyether polymers, polyethylene glycol (PEG), or polyoxyethylene-polyoxypropylene copolymer (EO-PO). The suppressor can slow the electroplating by forming a monolayer at the interface. The monolayer may induce and entrap air bubbles. However, some bubbles will be induced when the substrate holder assembly 403 enters the plating bath 422, and cannot be removed by laminar bath flow. It is difficult to eliminate all micro-bubbles by increasing rotation speed or flow speed.
Air bubbles or bridges trapped in the electrolyte solution contact the surface of the substrate during plating. However, electrolyte solution cannot physically contact those portions of the seed layer on the substrate underlying formed air bubbles or bridges, and metal film cannot thus be deposited on the cover areas. These bubbles can also limit the filling of the features on the substrate, leading to the creation of voids, or spaces, within features formed in the deposited metal film, and/or leading to unreliable, unpredictable, and unusable devices.
The present invention limits the number of air bubbles or bridges contacting the seed layer during processing by providing a uniform electric current density across the seed layer on the substrate during plating by tilting the substrate assembly during ECD or ECP. The pumping through rate is increased by the tilting, and eliminates the formation of defects during ECD. In a preferred embodiment of the present invention, the tilting angle θ of the substrate assembly is approximately 0.5 to 3°. The rotating speed of the substrate holder assembly is approximately 150-600 rpm. By increasing the tilt angle θ, any gas bubbles entrapped on electroplating surface are quickly dislodged. Tilting the substrate holder assembly during electroplating may, however, slightly reduce uniformity of the metal layer. The uniformity of the metal layer is approximately between 1-4%. Nevertheless, pits and broken lines are eliminated by about 1-2 orders. The tilt angle of the substrate holder assembly is preferably less than 3°, but more preferably, 2° or less. The number of defects in the metal layer is lower than about 50, and more specifically, the density of defects of the metal layer is lower than about 1 per mm2.
Referring to
Referring to
Referring to
Referring to
The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.