Claims
- 1. A method for forming a bump electrode to a semiconductor substrate, comprising the steps of:
- providing a semiconductor substrate having thereon an insulating layer formed with an opening therein and an electrode pad whose central portion is exposed through said opening of said insulting layer;
- forming an under-bump layer on said insulating layer and the portion of said electrode pad exposed through said opening of said insulating layer;
- forming a single photoresist layer thicker than the thickness of the final bump electrode on an entire surface of said under-bump layer by putting on said under-bump layer a wet photoresist having a viscosity of hundreds of centipoises to approximately a thousand centipoises and spinning said semiconductor substrate;
- forming an opening in said photoresist layer to said under-bump layer, such opening being of a size such that the peripheral edge portion of said opening in the photoresist layer is defined between the peripheral edge portion of said opening of said insulating layer and a peripheral edge portion of said electrode pad;
- forming said bump electrode coupled to said under-bump layer by plating through the opening of said photoresist layer so that the top surface of said bump electrode is flush with or lower than that of said photoresist layer; and
- removing said photoresist layer and the entire outer portion of said under-bump layer extending outwardly from the periphery of said bump electrode, said step of removing said under-bump layer includes an anistropic dry etching process.
- 2. The method according to claim 1, wherein said electrode pad, said under-bump layer, and said bump electrode are respectively made of gold, an alloy of titanium and tungsten, and a selected one of aluminum and an aluminum alloy.
- 3. The method according to claim 2, wherein said step of forming said bump electrode includes sputtering gold over the entire surface of said under-bump layer.
- 4. The method according to claim 1, wherein said step of removing said under-bump layer includes a reactive-ion etching process.
- 5. The method according to claim 4, wherein said step of removing said under-bump layer includes providing a reactive ion gas used for said reactive-ion etching that is a gas mixture of halide gas and chlorine-based gas.
- 6. The method according to claim 5, wherein said gas contains SF6.
- 7. The method according to claim 5, wherein said gas contains CFCl.sub.3.
- 8. The method according to claim 1, wherein said step of forming said bump electrode includes the process of forming fine V-shaped grooves on the top surface of said bump electrode by anisotropic etching.
- 9. The method according to claim 8, wherein said steps of forming V-shaped grooves and removing said under-bump layer are performed simultaneously.
- 10. A method for forming a bump electrode to a semiconductor substrate, comprising the steps of:
- forming an under-bump layer on an entire surface of a semiconductor substrate which has an electrode pad and an insulating layer covering the periphery of said electrode pad;
- forming a photoresist layer thicker than the thickness of the final bump electrode on an entire surface of said under-bump layer;
- forming an opening in said photoresist layer to a size such that the peripheral edge portion of said opening in the photoresist layer is defined between a peripheral edge portion of an opening in said insulating layer and a peripheral edge portion of said electrode pad;
- forming the bump electrode by plating through the opening in said photoresist layer so that the top surface of said bump electrode is flush with or lower than that of said photoresist layer;
- removing said photoresist layer and, thereafter, applying a reactive-ion etching process for removing said under-bump layer on a portion of said insulating layer extending laterally of said bump electrode, and for forming fine V-shaped grooves on the top surface of said bump electrode, wherein the removal of the under-bump layer and the formation of the fine V-shaped grooves on the two surfaces of the bump electrode occur simultaneously.
- 11. The method according to claim 10, further including the step of bonding said bump electrode with an external terminal covered with solder.
- 12. The method according to claim 10, wherein said step of removing said under-bump layer includes providing a reactive ion gas used for said reactive-ion etching that is a gas mixture of halide gas and chlorine-based gas.
- 13. The method for forming a bump electrode of a semiconductor device according to claim 12, wherein said gas contains SF.sub.6.
- 14. The method for forming a bump electrode of a semiconductor device according to claim 12, wherein said gas contains CFCl.sub.3.
Priority Claims (3)
Number |
Date |
Country |
Kind |
62-289257 |
Nov 1987 |
JPX |
|
62-294133 |
Nov 1987 |
JPX |
|
63-105302 |
Apr 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/385,207, filed Jul. 25, 1989, abandoned, which is a division of Ser. No. 226,937, filed Aug. 1, 1988, abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0065663 |
Jun 1978 |
JPX |
0080161 |
Jul 1978 |
JPX |
55-0140238 |
Nov 1980 |
JPX |
0197838 |
Dec 1982 |
JPX |
0143554 |
Aug 1983 |
JPX |
0161346 |
Sep 1983 |
JPX |
0217646 |
Oct 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ghandhi, "VLSI Fabrication Principles", 1983, pp. 475-517. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
226937 |
Aug 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
385207 |
Jul 1989 |
|