Embodiments of this invention relate to printed circuit boards, and in particular to an improved via structure for providing signal integrity improvement.
In a multilayer printed circuit board (PCB), there are occasions that signals have to switch signaling planes in the PCB.
Also present in the PCB 15 are power (i.e., Vdd) and ground planes, respectively numbered as 12, 14, and referred to collectively as “power planes.”These power planes 12, 14 allow power and ground to be routed to the various devices mounted on the board (not shown). (Although shown with the power plane 14 on top of the ground plane 12, these planes can be reversed). When routing a signal through these power planes, it is necessary to space the via 18 from both planes 12, 14, what is referred to as an antipad diameter 12h, 14h. The vias themselves at the level of the signal planes have pads to facilitate routing of the signals 18t, 18b to the via, which have a pad diameter (18p) larger than the diameter of the via 18 itself (d). Typical values for the diameter of the via (d), the pad diameter (18p) and the antipad diameter (12h, 14h) are 16, 20, and 24 mils respectively. It should be understood that an actual PCB 15 might have several different signal and power planes, as well as more than two signal planes, although not shown for clarity.
When a signal trace such as 18t, 18b switches signal planes, the signal return current—a transient—will generate electromagnetic (EM) waves that propagate in the cavity 17 formed between the power and ground planes 12, 14. Such EM waves will cause electrical disturbance on the signal being switched, as well as other signals traces. Such disturbances are especially felt in other near-by signals traces that are also switching signal planes, such as signal traces 16t, 16b (
The prior art has sought to remedy these problems in a number of different ways. First, as disclosed in Houfei Chen et al., “Coupling of Large Numbers of Vias in Electronic Packaging Structures and Differential Signaling,” IEEE MTT-S International Microwave Symposium, Seattle, Wash., Jun. 2-7 (2002), it was taught to surround vias of interest in a PCB with shielding vias. In U.S. Pat. No. 6,789,241, it was taught to place decoupling capacitors between the power and ground planes on a PCB at different locations. In Thomas Neu, “Designing Controlled Impedance Vias,” at 67-72, EDN (Oct. 2, 2003), it was taught to minimize the impedance discontinuity caused by the via structure by adding four companion vias, all connected to ground planes. All of these references cited in this paragraph are hereby incorporated by reference.
However, these prior approaches suffer from drawbacks, as will be discussed in further detail later. In any event, the art would be benefited from strategies designed to minimize problems associated with signals switching signal planes in a printed circuit board. This disclosure provides such a solution in the form of an improved, shielded via structure.
Embodiments of the inventive aspects of this disclosure will be best understood with reference to the following detailed description, when read in conjunction with the accompanying drawings, in which:
This via structure 50 facilitates signal transitioning from one plane to another by reducing the disturbances cause by return path discontinuities, particularly at high frequencies. Moreover, the via structure 50 suppresses via-to-via coupling otherwise caused by resonance between the ground and power planes 62, 64 at high frequencies, thereby improving signal integrity and reducing cross-talk from aggressor signals. The approach provides more efficient via shielding than the use of shielding vias, discussed in the background. Moreover, the disclosed approach performs better at high frequency than do approaches using decoupling capacitors, which otherwise suffer from relatively high effective series inductances that exist in decoupling capacitors, again as discussed in the background. As compared to prior art seeking to minimize the impedance discontinuity caused by the via, also discussed in the background, the disclosed approach is more flexible and realistic. In that prior art approach, both of the planes transgressed must be held at the same potential (i.e., ground or power). In short, that prior technique has no pertinence when signals have to change through both power and ground planes, as that technique would require shorting those planes together, which is not possible in a real working PCB. In short, it provides no solution for the problem addressed here of switching through power and ground planes. In short, the disclosed via structure has improved applicability to high-speed/high-frequency PCB designs, where signals have reduced timing and noise margins and increased energies.
The improved performance is shown in
As shown in
Although the via structure 50 is shown in
Manufacture of the disclosed via structure 50 can take place as illustrated in the sequential cross-sectional views of
Starting with
In
In
In
In
In
In
In
In
The disclosed via structure 50 is susceptible to modifications. It is preferable that the shields 62a, 64a are circular and concentric, as this geometry is easiest to manufacture. However, useful embodiments of the invention need not be either circular or concentric. For example, the shields 62a, 64a can take the form of squares, rectangles, ovals, etc., and additionally need not be perfectly concentric to achieve improved performance. The dielectric material (72;
Although particularly useful in the context of a printed circuit board, the disclosed technique could also be adapted to the formation of shielded vias for integrated circuits.
In short, it should be understood that the inventive concepts disclosed herein are capable of many modifications. To the extent such modifications fall within the scope of the appended claims and their equivalents, they are intended to be covered by this patent.
This is a divisional of U.S. patent application Ser. No. 14/010,051, filed Aug. 26, 2013, which is a divisional of U.S. patent application Ser. No. 13/190,597, filed Jul. 26, 2011, now issued as U.S. Pat. No. 8,516,695, which is a continuation of U.S. patent application Ser. No. 12/699,428, filed Feb. 3, 2010, issued as U.S. Pat. No. 7,992,297, which is a divisional of U.S. patent application Ser. No. 11/533,005, filed Sep. 19, 2006, issued as U.S. Pat. No. 7,676,919, which is a divisional of U.S. patent application Ser. No. 11/114,420, filed Apr. 26, 2005 (abandoned). Priority is claimed to these applications, and all are incorporated herein by reference in their entireties. Furthermore, this application relates to U.S. Pat. No. 7,459,638, entitled “Absorbing Boundary for a Multi-Layer Circuit Board Structure,” which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5374788 | Endoh | Dec 1994 | A |
5421083 | Suppelsa et al. | Jun 1995 | A |
5949030 | Fasano et al. | Sep 1999 | A |
6479764 | Frana et al. | Nov 2002 | B1 |
6717059 | Shintani et al. | Apr 2004 | B2 |
6787710 | Uematsu et al. | Sep 2004 | B2 |
6789241 | Anderson et al. | Sep 2004 | B2 |
6796028 | Ahmad | Sep 2004 | B2 |
6800814 | Ohsaka | Oct 2004 | B2 |
6809267 | Kurita et al. | Oct 2004 | B1 |
6812412 | Obata et al. | Nov 2004 | B2 |
7676919 | Zhao et al. | Mar 2010 | B2 |
7992297 | Zhao et al. | Aug 2011 | B2 |
8516695 | Zhao et al. | Aug 2013 | B2 |
20020179332 | Uematsu et al. | Dec 2002 | A1 |
20030098179 | Obata et al. | May 2003 | A1 |
20030188889 | Straub et al. | Oct 2003 | A1 |
20050183883 | Bois et al. | Aug 2005 | A1 |
20060065432 | Kawauchi et al. | Mar 2006 | A1 |
20060076160 | Hsu et al. | Apr 2006 | A1 |
20060237227 | Zhao et al. | Oct 2006 | A1 |
20070007031 | Zhao et al. | Jan 2007 | A1 |
20100132191 | Zhao et al. | Jun 2010 | A1 |
20110277323 | Zhao et al. | Nov 2011 | A1 |
20130340250 | Zhao et al. | Dec 2013 | A1 |
Entry |
---|
“PCB/Overview”, [Online]. Retrtived From the Internet: <http://www.ul.ie/˜rinne/ee6471/ee6471%20wk11.pdf>, (Apr. 11, 2004). |
Houfei, Chen, et al., “Coupling of Large Numbers of Vias in Electronic Packaging Structures and Differential Signaling.”, IEEE MTT-S International Microwave Symposium, Seattle, WA., (Jun. 2002), 2-7. |
Neu, Thomas, “Designing Controlled Impedance Vias.”, (Oct. 2, 2003), 67-72. |
Number | Date | Country | |
---|---|---|---|
20150250060 A1 | Sep 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14010051 | Aug 2013 | US |
Child | 14713836 | US | |
Parent | 13190597 | Jul 2011 | US |
Child | 14010051 | US | |
Parent | 11533005 | Sep 2006 | US |
Child | 12699428 | US | |
Parent | 11114420 | Apr 2005 | US |
Child | 11533005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12699428 | Feb 2010 | US |
Child | 13190597 | US |