Claims
- 1. A method for forming a dynamic random access memory (DRAM) device comprising the steps of:a) depositing a first layer of hybrid resist on a semiconductor substrate; b) exposing said first layer hybrid resist to actinic energy through a mask having a plurality of shapes defining isolation regions such that areas of said first layer of hybrid resist under edges of said isolation region defining shapes are exposed to intermediate amounts of exposure; c) developing said first layer of hybrid resist, such that areas of said first layer of hybrid resist exposed to intermediate amounts of exposure are developed away; d) forming shallow trench isolation through said first layer of hybrid resist, the shallow trench isolation formed to isolate DRAM cells formed on the semiconductor substrate; e) depositing a dielectric layer; f) depositing a second layer of hybrid resist on said dielectric layer; g) exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining bit line regions such that areas of said second layer of hybrid resist under edges of said bit line defining shapes are exposed to intermediate amounts of exposure; h) exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining trim regions; i) developing said second layer of hybrid resist; j) etching through said developed second layer of hybrid resist into said dielectric layers; k) conformally depositing a bit line material; and l) isotropically etching said bit line material such that said bit line material in said trim regions is removed, said removal leaving formed bit lines to connect the DRAM cells formed on the semiconductor substrate.
- 2. The method of claim 1 wherein the step of exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining bit line regions and the step of exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining trim regions comprise exposing said second layer of hybrid resist to actinic energy through a mask containing blocking shapes defining bit lines and grey-scale shapes defining trim regions.
- 3. The method of claim 1 wherein the step of exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining bit line regions and the step of exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining trim regions comprise exposing said second layer of hybrid resist to actinic energy through a first mask containing blocking shapes defining bit lines and exposing to actinic energy at intermediate exposure through a second mask containing non-blocking shapes defining trim regions.
- 4. The method of claim 1 wherein the step of exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining bit line regions and the step of exposing said second layer of hybrid resist to actinic energy through a mask having a plurality of shapes defining trim regions comprise exposing said second layer of hybrid resist to actinic energy through a first mask containing blocking shapes defining bit lines, performing a post-exposure bake, and exposing to actinic energy through a second mask containing non-blocking shapes defining trim regions.
Parent Case Info
This application is a division of Ser. No. 08/959,779 Oct. 29, 1997 U.S. Pat. No. 6,007,988.
US Referenced Citations (18)
Non-Patent Literature Citations (1)
Entry |
Ito, H. and Maekawa, Y., IBM Technical Disclosure Bulletin, vol. 36, No. 8, pp. 335-336, Aug. 1993. |