Circuit structures and passive devices.
It is desirable to provide decoupling capacitance in a close proximity to an integrated circuit chip or die. The need for such capacitance increases as the switching speed and current requirements of chips or dies becomes higher. Thus, the need for a high number of passive components for high density integrated circuit chips or dies, the resultant increasing circuit density of printed wiring boards (PWB), and a trend to higher frequencies in the multi-gigaHertz range are among the factors combining to increase pressure on passive components surface-mounted on package substrates or PWBs. By incorporating embedded passive components (e.g., capacitors, resistors, inductors) into the package substrate or PWB, improved performance, better reliability, smaller footprint, and lower cost can be achieved.
Capacitors are the predominant passive component in most circuit designs. Typical materials for suitable embedded capacitor components, such as polymer and high-dielectric constant (high-k) ceramic powder composites or high-k ceramic powder and glass powder mixtures, are generally limited to a capacitance density on the order of nanoFarad/cm2 and 0.1 microFarad/cm2. Attempts have been made to embed thin film capacitors into organic substrates, such as utilizing ceramic fillers in polyimide or epoxy resins in thin laminate form. However, processing and handling of thin-core laminates has proved to be difficult.
Features, aspects, and advantages of embodiments will become more thoroughly apparent from the following detailed description, appended claims, and accompanying drawings in which:
In one embodiment, package substrate 101 includes one or more capacitor structures. Referring to
Capacitor structure 140 is connected to one side of core substrate 160 (a top side as viewed). Capacitor structure 140 includes first conductor 210 proximal to core substrate 160 and second conductor 230. Disposed between first conductor 210 and second conductor 230 is dielectric material 220. Capacitor structure 150 is connected to an opposite side of core substrate 160 (a bottom side as viewed) and has a similar configuration of a dielectric material disposed between two conductors. Overlying capacitor structure 140 and capacitor structure 150 of functional core 120 (on sides opposite sides facing core substrate 160) is adhesion layer 175 and adhesion layer 185, respectively, made of, for example, an organic material and having a representative thickness on the order of 10 microns (μm) to 50 μm. Build-up layer 176 and build-up layer 186 of
In one embodiment, first conductor 210 and second conductor 230 of capacitor structure 140 are electrically conductive material. Suitable materials include, but are not limited to, a nickel or a copper material. In one embodiment, dielectric material 220 is a ceramic material having a relatively high dielectric constant (high-k). Representatively, a high-k material is a ceramic material having a dielectric constant on the order of 100 to 1,000. Suitable materials for dielectric material 220 include, but are not limited to, barium titanate (BaTiO3), barium strontium titanate ((Ba, Sr) TiO3), and strontium titanate (SrTiO3).
In one embodiment, capacitor structure 140 includes first conductor 210 and second conductor 220 having a thickness on the order of 20 μm to 50 μm, and dielectric material 220 of a high-k ceramic material of a thickness on the order of 1 μm and, in another embodiment, less than 1 μm. Capacitor structure 150, in one embodiment, is similar to capacitor structure 140.
In the embodiment of functional core 120 shown in
In one embodiment of forming a capacitor structure of a package structure, a sheet (e.g., foil) of a first conductor material is provided as an initial substrate. Representatively, a sheet (e.g., foil) of nickel having a desired thickness is provided. Representative thickness are on the order of several microns to tens of microns depending on the particular design parameters. In one embodiment, the nickel sheet would be a standard rolled or plated nickel sheet. The dimensions of a sheet suitable as a first conductor may vary depending, for example, on the requirements of board shops involved in their production. For example, it may be desirable to process a sheet having a length and width dimension on the order of 200-400 millimeters from which a number of capacitor structures can be singulated. Individual capacitor could have sizes varying between silicon die dimensions to substrate dimensions.
Directly onto a surface of the first conductor, a ceramic material is deposited as a green sheet dielectric material (block 310). Representatively, ceramic powder particles may be deposited onto a surface, including an entire surface of a first conductor sheet or foil. In one embodiment, it is desired to form a dielectric layer of high-k material having a thickness on the order of one micron, ceramic powder particles having an average diameter on the order of 0.05 μm to 0.3 μm are deposited on the first conductor layer. In another embodiment, where a thickness of a dielectric layer is less than one micron, smaller ceramic powder particles are utilized. For example, to form a dielectric layer having a thickness on the order of 0.1 μm to 0.2 μm, grains having a grain size of 30 nanometers (nm) to 40 nm are appropriate.
Referring again to
Following heat treatment, the method of
Copper coating may be desirable to make the capacitor structure transparent to subsequent processing operations to which the capacitor structure or the package substrate may be exposed. In the example where first conductor 410 and second conductor 450 are a nickel material, for example, it may be desirable to coat an exposed surface of the first or second conductor with a copper material.
Referring to technique or method 300 of
Following laminating of one or more capacitor structures to a core substrate, the package substrate may be patterned (block 360). Conventional patterning operations, such as mechanical drilling, drilling via holes in epoxy with laser, lithography and copper plating operations used in via formation may be employed. The capacitor structure may also be patterned to form individual capacitors. A complete organic substrate may be formed by adding build-up layers of an organic material (e.g., epoxy or glass particle-filled epoxy) onto the substrate.
The above description is related to forming capacitor structures within package substrates. Similar techniques may be used in the formation of capacitors in other environments, such as in printed wiring boards (e.g., printed circuit boards). The techniques described avoid a processing operation whereby ceramic and conductor powder pastes are deposited on carrier sheets and laminated to one another (such as in traditional manufacturing multi layer ceramic capacitors (MLCC). Instead, the ceramic and possibly both conductor materials are formed directly on one another.
In the preceding detailed description, reference is made to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the following claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
Number | Name | Date | Kind |
---|---|---|---|
4528613 | Stetson et al. | Jul 1985 | A |
4687540 | Singhdeo et al. | Aug 1987 | A |
5155655 | Howard et al. | Oct 1992 | A |
5172304 | Ozawa et al. | Dec 1992 | A |
5206788 | Larson et al. | Apr 1993 | A |
5800575 | Lucas | Sep 1998 | A |
5889647 | Hansen et al. | Mar 1999 | A |
5978207 | Anderson et al. | Nov 1999 | A |
6043973 | Nagashima et al. | Mar 2000 | A |
6226172 | Sato et al. | May 2001 | B1 |
6433993 | Hunt et al. | Aug 2002 | B1 |
6437970 | Lee et al. | Aug 2002 | B1 |
6477034 | Chakravorty et al. | Nov 2002 | B1 |
6524352 | Adae-Amoakoh et al. | Feb 2003 | B2 |
6541137 | Kingon et al. | Apr 2003 | B1 |
6631551 | Bowles et al. | Oct 2003 | B1 |
6638378 | O'Bryan et al. | Oct 2003 | B2 |
6775150 | Chakravorty et al. | Aug 2004 | B1 |
6795296 | Palanduz et al. | Sep 2004 | B1 |
6980416 | Sakaguchi et al. | Dec 2005 | B2 |
7072167 | Borland | Jul 2006 | B2 |
20010019144 | Roy | Sep 2001 | A1 |
20010054748 | Wikborg et al. | Dec 2001 | A1 |
20030136997 | Shioga et al. | Jul 2003 | A1 |
20030184953 | Lee et al. | Oct 2003 | A1 |
20040126484 | Croswell et al. | Jul 2004 | A1 |
20050011857 | Borland et al. | Jan 2005 | A1 |
20050118482 | Sriramulu et al. | Jun 2005 | A1 |
Number | Date | Country |
---|---|---|
0977218 | Feb 2000 | EP |
02-005507 | Jan 1990 | JP |
07122456 | Dec 1995 | JP |
2002-297939 | Oct 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20060097246 A1 | May 2006 | US |