Claims
- 1. A method for manufacturing a MOS transistor comprising the steps of:
- a) providing a substrate made of a single crystal material;
- b) forming a first layer on a surface of the substrate, said first layer being selectively etchable with respect to the substrate;
- c) forming a second layer on the first layer, the second layer being selectively etchable with respect to the first layer;
- d) providing an opening in the first and second layers so as to expose an area on the surface of the substrate;
- e) selectively etching the first layer with respect to the substrate and the second layer so as to provide an undercut between the second layer and the surface of the substrate;
- f) forming a single crystal region on the exposed surface of the substrate by selective epitaxy;
- g) doping the second layer such that parts of the second layer adjoining the single-crystal region acting as a channel region form a source region and a drain region;
- h) producing a gate dielectric at a surface of the single-crystal region; and
- i) forming a gate electrode that is insulated from the source and drain regions on the gate dielectric.
- 2. The method of claim 1, wherein the substrate is made of single crystal silicon.
- 3. The method of claim 1, wherein the single crystal region comprises Si.sub.1-x Ge.sub.x, with 0.2 .ltoreq. .times. .ltoreq. 0.4.
- 4. The method of claim 1, wherein the first layer comprises SiO.sub.2 and the second layer comprises polycrystalline silicon, and the method comprises the further step of covering the second layer with a third layer that resists etchings of the first layer, and no nucleation occurring in the third layer during the selective epitaxy step.
- 5. The method of claim 4, wherein the third layer comprises Si.sub.3 N.sub.4.
- 6. The method of claim 4, comprising the step of completely removing the third layer after the selective epitaxy step.
- 7. The method of claim 4, wherein the single-crystal region is provided with a dopant profile that is composed at least of a first and of a second part, the first part adjoins a source and drain region and is doped with the same conductivity type as the source and drain region, and the second part is arranged under the first part and is doped with a conductivity type opposite that of the source and drain region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
41 31 619.3 |
Sep 1991 |
DEX |
|
Parent Case Info
This is a division of application Ser. No. 08/185,514, filed Jan. 24, 1994, now U.S. Pat. No. 5,422,303, which is a division of application Ser. No. 07/950,068 filed Sep. 23, 1992 which issued on Jul. 15, 1994 as U.S. Pat. No. 5,326,718.
US Referenced Citations (9)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0042698 |
Dec 1981 |
EPX |
0418422A1 |
Sep 1989 |
EPX |
0430279 |
Jun 1991 |
EPX |
3825701 |
Oct 1987 |
DEX |
Non-Patent Literature Citations (4)
Entry |
F. Sato, et al., International Electron Devices Meeting, 1990, San Francisco, California; Dec. 9, 1990, pp. 607-610. |
Peter J. Schubert, et al., "Vertical Bipolar Transistors Fabricated in Local Silicon on Insulator Films Prepared Using Confined Lateral Selective Epitaxial Growth (CLSEG)", IEEE Transactions on Electron Devices, vol. 37, No. 11, Nov. 1990, pp. 2336-2342. |
S. M. Sze VLSI Technology, 2d Ed. McGraw-Hill, 1988, p. 79. |
H. Goto, Springer Series in Electronics and Photonics, "Ultra-Fast Silicon Bipolar Technology", vol. 27, pp. 61-77. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
185514 |
Jan 1994 |
|
Parent |
950068 |
Sep 1992 |
|