Claims
- 1. A multilayer printed circuit board comprising:
a signal layer having signal routing circuitry on at least a first surface thereof, the signal routing circuitry having a plurality of contact points; a power layer mounted to a second surface of the signal layer, the power layer having power routing circuitry on at least a first surface thereof, the power routing circuitry having a plurality of contact points; a plurality of electrically conductive through-vias extending through at least the power layer and connectable to the signal layer and being selectively electrically connected to the plurality of signal routing circuitry contact points; and a plurality of electrically conductive blind vias extending through the power layer and being electrically connected to the power routing circuitry contact points, the electrically conductive blind vias being positioned in the power layer such that at least a portion of the signal routing circuitry on the signal layer is routed over or under the electrically conductive blind vias in the power layer.
- 2. The multilayer printed circuit board of claim 1, further comprising:
a ground layer between the signal layer and the power layer.
- 3. The multilayer printed circuit board of claim 1 wherein the signal layer comprises a plurality of stacked signal layers.
- 4. The multilayer printed circuit board of claim 3, further comprising:
a plurality of ground layers, each ground layer being positioned between a different pair of stacked signal layers.
- 5. The multilayer printed circuit board of claim 1 wherein the power layer comprises a plurality of stacked power layers.
- 6. The multilayer printed circuit board of claim 1, further comprising contact elements and wherein the electrically conductive blind vias are connected to the contact elements.
- 7. The multilayer printed circuit board of claim 1, further comprising contact elements and wherein the electrically conductive through-vias are connected to the contact elements.
- 8. The multilayer printed circuit board of claim 1 wherein the power routing circuitry comprises at least one electrically conductive planar region.
- 9. The multilayer printed circuit board of claim 1 wherein the power routing circuitry comprises at least one electrically conductive trace.
- 10. The multilayer printed circuit board of claim 1 wherein the signal routing circuitry comprises at least one electrically conductive trace.
- 11. A multilayer printed circuit board comprising:
a power layer having power routing circuitry on at least a first surface thereof, the power routing circuitry having a plurality of contact points; a signal layer having signal routing circuitry on at least a first surface thereof the signal routing circuitry having a plurality of contact points; a plurality of electrically conductive through-vias extending through the signal layers and the power layers, and being selectively connected to the plurality of signal routing circuitry contact points; a plurality of electrically conductive blind vias extending through the power layer and being selectively connected to the plurality of power routing circuitry contact points, the electrically conductive blind vias being positioned in the power layer such that at least one cluster of electrically conductive blind vias runs between at least one pair of the plurality of electrically conductive through-vias; and at least one signal routing channel positioned on the first surface of the signal layer such that the signal routing channel is aligned with the at least one cluster of electrically conductive blind vias, the signal routing channel having at least a portion of the signal routing circuitry routed therethrough.
- 12. The multilayer printed circuit board of claim 11, further comprising:
a ground layer between the signal layer and the power layer.
- 13. The multilayer printed circuit board of claim 11 wherein the signal layer comprises a plurality of stacked signal layers.
- 14. The multilayer printed circuit board of claim 13, further comprising:
a plurality of ground layers, each ground layer being interposed between one or more of the stacked signal layers.
- 15. The multilayer printed circuit board of claim 11 wherein the power layer comprises a plurality of stacked power layers.
- 16. The multilayer printed circuit board of claim 11, further comprising contact elements and wherein the electrically conductive blind vias are connected to the contact elements.
- 17. The multilayer printed circuit board of claim 11, further comprising contact elements and wherein the electrically conductive though-vias are connected to the contact elements.
- 18. The multilayer printed circuit board of claim 11, wherein the power routing circuitry comprises at least one electrically conductive planar region.
- 19. The multilayer printed circuit board of claim 11, wherein the power routing circuitry comprises at least one electrically conductive trace.
- 20. The multilayer printed circuit board of claim 11, wherein the signal routing circuitry comprises at least one electrically conductive trace.
- 21. A method of manufacturing a multilayer printed circuit board comprising the steps of:
forming power routing circuitry on a first surface of a power layer; forming a plurality of electrically conductive blind vias in the power layer that extend from the first surface of the power layer to a second surface of the power layer, the blind vias selectively electrically contacting the power routing circuitry and some of the blind vias being aligned to establish at least one cluster of blind vias; providing signal routing circuitry and at least one signal routing channel on a first surface of at least one signal layer such that a portion of the signal routing circuitry is routed through at least one signal routing channel; combining the signal layer and the power layer such that the at least one signal routing channel aligns with the at least one cluster of blind vias; and forming a plurality of vertical, electrically conductive through-vias in the combined signal layer and the power layer such that the through-vias extend from the first surface of the signal layer to a second surface of the power layer the through-vias selectively electrically contacting the signal routing circuitry.
- 22. The method of claim 21, further comprising the steps of:
mounting ground layers on the first surface of the signal layer and a second surface of the signal layer prior to combining the signal layer and the power layer.
- 23. The method of claim 21, wherein the steps of forming the electrically conductive through-vias and blind vias further comprises the step of:
selectively seeding the through-vias and the blind vias with a electrically conductive material.
- 24. The method of claim 23, further comprising the step of:
mounting contact elements to the selectively seeded through-vias and blind vias.
- 25. The method of claim 21, wherein the steps of forming the electrically conductive through-vias and blind vias further comprises the step of:
selectively plating the through-vias and the blind vias with a electrically conductive material.
- 26. The method of claim 25, further comprising the step of:
mounting contact elements to the selectively plated through-vias and blind vias.
- 27. A method of manufacturing a multilayer printed circuit board comprising the steps of:
providing power routing circuitry on at least first surfaces of a plurality of power layers; aligning the power layers; combining the aligned power layers into a first subassembly having a top power layer and a bottom power layer; forming a plurality of electrically conductive blind vias in the first subassembly that extend from a first surface of the top power layer to a second surface of the bottom power layer, the plurality of blind vias selectively electrically connecting the power routing circuitry in the first subassembly, at least a portion of the plurality of blind vias being aligned to establish at least one cluster of blind vias; providing signal routing circuitry and at least one signal routing channel on at least first surfaces of a plurality of signal layers such that at least a portion of the signal routing circuitry is routed through the at least one signal routing channel on the signal layers; aligning the signal layers; combining the aligned signal layers into a second subassembly having a top signal layer and a bottom signal layer; aligning the first subassembly and the second subassembly such that the at least one signal routing channel in the signal layers aligns with the at least one cluster of blind vias in the power layers; combining the aligned first subassembly and the second subassembly into a final assembly having a top signal layer and a bottom power layer; and forming a plurality of electrically conductive, vertical through-vias in the final assembly such that the through-vias extend from a first surface of the top signal layer to a second surface of the bottom power layer, the through-vias selectively electrically connecting with some of the signal routing circuitry in the first subassembly of signal layers.
- 28. The method of claim 27, further comprising the steps of:
mounting ground layers on the first surface and the second surface of the signal layers prior to combining the signal layers into a second subassembly.
- 29. The method of claim 27, further comprising the step of:
selectively seeding the through-vias and the blind vias with a electrically conductive material.
- 30. The method of claim 29, further comprising the step of:
mounting contact elements to the selectively seeded through-vias and blind vias.
- 31. The method of claim 27, further comprising the step of:
selectively plating the through-vias and the blind vias with a electrically conductive material.
- 32. The method of claim 31, further comprising the step of:
mounting contact elements to the selectively plated through-vias and blind vias.
- 33. A method of manufacturing a multilayer printed circuit board comprising the steps of:
providing power routing circuitry on at least a first surface and a second surface of a power layer; providing signal routing circuitry and at least one signal routing channel on at least first surfaces of a first set of a plurality of signal layers; aligning the first set of signal layers; stacking the power layer and the first set of the signal layers into a first stack having the power layer at one end of the first stack; forming a plurality of electrically conductive blind vias in the first stack that extend through the first surface and the second surface of the power layer and all of the first set of signal layers, the plurality of electrically conductive blind vias electrically connecting, together the power routine, circuitry and some of the signal routing circuitry in the first stack, at least a portion of the plurality of electrically conductive blind vias being aligned to establish at least one cluster of blind vias; providing signal routing circuitry and at least one signal routing channel on at least first surfaces of a second set of the plurality of signal layers such that at least a portion of the signal routing circuitry routed through the at least one signal routing channel on the second set of signal layers; aligning the second set of signal layers; combining the aligned second set of signal layers into a second stack; aligning the first stack and the second stack such that the at least one signal routing channel in the signal layers aligns with the at least one cluster of blind vias in the power layer; combining the aligned first stack and the second stack into a final stack having the power layer at an intermediate point in the final stack; and forming a plurality of electrically-conductive through-vias completely through the final stack, the electrically conductive through-vias selectively electrically connecting with some of the signal routing circuitry in the first stack of signal layers and the second stack of signal layers.
- 34. The method of claim 33, further comprising the steps of:
mounting ground layers between the signal layers prior to combining the signal layers into the first stack and the second stack.
- 35. The method of claim 33, wherein the step of forming the electrically conductive through-vias and blind vias further comprises the steps of:
selectively seeding the through-vias and the blind vias with a electrically conductive material.
- 36. The method of claim 35, further comprising the step of:
mounting contact elements to the selectively seeded through-vias and blind vias.
- 37. The method of claim 33, wherein the step of forming the electrically conductive through-vias and blind vias further comprises the steps of:
selectively plating the through-vias and the blind vias with a electrically conductive material.
- 38. The method of claim 37, further comprising the step of:
mounting contact elements to the selectively plated through-vias and blind vias.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of Ser. No. 09/060,308, filed Apr. 14, 1998 (incorporated in its entirety herein by reference).
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09060308 |
Apr 1998 |
US |
| Child |
10214331 |
Aug 2002 |
US |