The present invention relates to a method for manufacturing a semiconductor device capable of inhibiting breakage of a wafer during machining of the wafer without reducing the productivity.
The packing density in packages for LSIs has been increased by three-dimensional packaging, etc., and progress has been made in reducing the thickness of wafers to achieve a wafer thickness of about 25 μm at the time of completion of the process. Power devices such as insulated-gate bipolar transistors (IGBTs) and MOS-type field effect transistors (MOSFETs) are being widely used as semiconductor switches in inverter circuits for industrial motors, vehicle motors, etc., power supplies for large-capacity servers, and uninterruptible power supplies. Semiconductor substrates for such power semiconductor devices are machined to a reduced thickness for the purpose of improving energization performance characteristics typified by an on-characteristic. In recent years, semiconductor devices have been manufactured by using, for improvements in terms of cost and characteristics, an extremely-thin-wafer process in which the thickness of a wafer manufactured by a floating zone (FZ) method is reduced to about 50 μm.
Wet etching or dry etching for removing work strain caused by grinding in a way of back grinding or polishing or by mechanical polishing is ordinarily used for machining a wafer to a reduced thickness. Forming of a diffusion layer on the back surface side by means of ion implantation and a heat treatment is performed and forming of an electrode is thereafter performed, for example, by means of sputtering. Under such circumstances, the frequency of occurrence of wafer breakage in machining of the back surfaces of wafers has been increased. In recent years, therefore, machining methods of machining a wafer so that only a central portion of the wafer is thinned while leaving a peripheral portion thick as a rib have been proposed for making wafers small in thickness (see, for example, PTL 1).
If a wafer with such a rib is used, a markedly high effect of limiting a warp of the wafer can be achieved and the facility with which the wafer is transported in a processing apparatus can be improved. Further, in handling of the wafer, the wafer has a markedly improved strength and the occurrence of cracking or chipping of the wafer can be reduced. A method has also been proposed which provides, in a wafer with such a rib, a transition region where the wafer is gradually reduced in thickness from the rib to the thinned portion, whereby wafer breakage is prevented in a step of heat treatment on the wafer with the rib (see, for example, PTL 2).
[PTL 1] JP 2007-19379 A
[PTL 2] JP 5266869
If a flaw such as chipping occurs in the rib when the rib is formed, the strength of the wafer is reduced, resulting in the occurrence of wafer breakage during machining of the wafer. In a case where the transition region is provided, a taper at an angle of 15 to 45 degrees is formed in an end portion of the wafer and the effective area on a peripheral portion of the wafer usable as a device area is thereby reduced, resulting in a reduction in productivity.
The present invention has been achieved to solve the above-described problem, and an object of the present invention is to obtain a method for manufacturing a semiconductor device capable of inhibiting breakage of a wafer during machining of the wafer without reducing the productivity.
A method for manufacturing a semiconductor device according to the present invention includes: a step of forming a plurality of semiconductor devices in a front surface of a wafer; a first grinding step of grinding a peripheral portion of a back surface of the wafer with a first grindstone to form a fractured layer in the peripheral portion; a second grinding step of grinding a central portion of the back surface of the wafer with the first grindstone to form a recess while the peripheral portion in which the fractured layer is formed is left as a rib; and a third grinding step of grinding a bottom surface of the recess with a second grindstone of an abrasive grain size smaller than that of the first grindstone to reduce a thickness of the wafer.
In the present invention, the peripheral portion of the back surface of the wafer is ground to provide the fractured layer before the recess is formed. Chipping of the rib from which a wafer cracking starts can thereby be inhibited, thus enabling inhibition of wafer breakage during machining of the wafer. Also, the effective area is not reduced and the productivity is not lowered, because there is no need to form a taper in an end portion of the wafer as in the conventional art.
A method for manufacturing a semiconductor device according to the embodiments of the present invention will be described with reference to the drawings. The same components will be denoted by the same symbols, and the repeated description thereof may be omitted.
Subsequently, the grinding stage 7 is further rotated counterclockwise and the wafer 1 is moved to a biaxial grinding stage 9. In the biaxial grinding stage 9, a third grinding step is performed. A rib is formed at the periphery of the wafer 1 by the first, second and third grinding steps. The wafer 1 is then transported to a wafer cleaning mechanism 10 by the transport arm 5 and cleaned with water and dried. The wafer 1 is then retrieved into the wafer cassette 11 by the transport robot 3.
First, a wafer 1 of an n-type semiconductor is prepared, p-type and n-type impurity layers are formed in a front surface of the wafer 1, and gate electrodes are thereafter formed, for example, from polysilicon. Subsequently, a wiring layer for leading out transistors and the gate electrodes to the outside is formed on the front surface by using a metal material such as aluminum. A wafer-front-surface-side circuit is formed thereby (step S1). The wafer-front-surface-side circuit has a device region in which a plurality of semiconductor devices are sectioned by prearranged division lines, and a peripheral surplus region surrounding the device region.
Subsequently, as shown in
Subsequently, as shown in
Subsequently, as shown in
Thereafter, introduction of an impurity by ion implantation, activation of the impurity using a diffusion furnace or laser and forming of a wiring layer for leading out electricity to the outside and electrodes for connection to a circuit board are performed on the back surface of the wafer 1. A warp of the wafer 1 as a result of making the wafer 1 thin makes wafer transport difficult. However, a markedly high effect of limiting a warp of the wafer 1 is obtained as a result of forming the rib 20 by back grinding as described above, thus facilitating wafer transport in the process apparatus. Also, the strength of the wafer is markedly improved and the occurrence of cracking or chipping during handling of the wafer 1 can therefore be reduced.
In the present embodiment, the peripheral portion of the back surface of the wafer 1 is ground to provide the fractured layer 19 before the recess is formed. Chipping 23 of the rib 20 from which a wafer cracking starts can thereby be inhibited, thus enabling inhibition of wafer breakage during machining of the wafer. Also, the effective area is not reduced and the productivity is not lowered, because there is no need to form a taper in an end portion of the wafer 1 as in the conventional art.
When the semiconductor devices are formed at the front surface side of the wafer, an insulating film such as silicon oxide film is also formed at the back surface side of the wafer. In the conventional process, a large step is formed in the rib 20 with the insulating film acting as a mask in wet etching after grinding, resulting in the occurrence of adsorption failure when the rib is adsorbed for wafer handling in a post-process. In the present embodiment, the insulating film on the peripheral portion of the back surface of the wafer 1 is removed by the first grinding step, thus enabling prevention of forming of a large step in the rib 20.
Also, it is preferable that the average grain size of the second grindstone 22 be equal to or smaller than 10 μm. This enables securing the strength of the wafer 1 and inhibiting wafer cracking under handling even after the wafer 1 has been reduced in thickness.
In Embodiment 2, the width of the unground region 18 is measured after the first grinding step, and the position of the first grindstone in the second grinding step is determined on the basis of the measured value of the width. The other steps are the same as those in Embodiment 1.
1 wafer; 17 first grindstone; 18 unground region; 19 fractured layer; 20 rib; 21 recess; 22 second grindstone
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2014/077207 | 10/10/2014 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2016/056124 | 4/14/2016 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20050179127 | Takyu | Aug 2005 | A1 |
20070007247 | Sekiya | Jan 2007 | A1 |
20090186563 | Takahashi | Jul 2009 | A1 |
20130001766 | Takyu | Jan 2013 | A1 |
Number | Date | Country |
---|---|---|
2007-019379 | Jan 2007 | JP |
2009-176896 | Aug 2009 | JP |
2012-146889 | Aug 2012 | JP |
2012-216565 | Nov 2012 | JP |
5266869 | Aug 2013 | JP |
Entry |
---|
Notification of Transmittal of Translation of the International Preliminary Report on Patentability (Chapter I) and Translation of Written Opinion of the International Searching Authority; PCT/JP2014/077207; dated Apr. 20, 2017. |
An Office Action issued by the Japanese Patent Office dated Mar. 21, 2017, which corresponds to Japanese Patent Application No. 2016-552785 and is related to U.S. Appl. No. 15/321,245; with English language partial translation. |
JP Office Action dated Aug. 8, 2017, from corresponding JP Appl No. 2016-552785, with partial English translation, 5 pp. |
Number | Date | Country | |
---|---|---|---|
20170200613 A1 | Jul 2017 | US |