Method for operating a memory device

Abstract
A method and a system for operating bits of memory cells in a memory array, the method including applying a first operating pulse to a terminal of a first cell, the first operating pulse is intended to place the first cell into a predefined state; and applying a second operating pulse to a terminal of a second cell in the set, the second operating pulse is intended to place the second cell to the predefined state, and the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.
Description
FIELD OF THE INVENTION

The present invention relates generally to operating memory cells of non-volatile memory (NVM) arrays, such as programming and erasing, and particularly to methods for reducing pulse operations of such arrays.


BACKGROUND OF THE INVENTION

Memory cells are used in the implementation of many types of electronic devices and integrated circuits, such as, but not limited to, erasable, programmable read only memories (EPROMs), electrically erasable, programmable read only memories (EEPROMs), and flash EEPROM memories. Memory cells are used to store the data and other information for these and other integrated circuits.


Non-volatile memory (NVM) cells generally comprise transistors with programmable threshold voltages. For example, a floating gate transistor or a split gate transistor has a threshold voltage (Vt) that is programmed or erased by charging or discharging a floating gate located between a control gate and a channel in the transistor. Data is written in such memory cells by charging or discharging the floating gates of the memory cells to achieve threshold voltages corresponding to the data.


The act of programming the cell involves charging the floating gate with electrons, which increases the threshold voltage Vt. The act of erasing the cell involves removing electrons from the floating gate, which decreases the threshold voltage Vt.


One type of non-volatile cell is a nitride, read only memory (NROM) cell, described in U.S. Pat. No. 6,011,725, the disclosure of which is incorporated herein by reference. Programming and erasing of NROM cells are also described in U.S. Pat. No. 6,011,725.


Unlike a floating gate cell, the NROM cell has two separated and separately chargeable areas Each chargeable area defines one bit. The separately chargeable areas are found within a nitride layer formed in an oxide-nitride-oxide (ONO) stack underneath the gate. When programming a bit, channel hot electrons are injected into the nitride layer. This is generally accomplished by the application of a positive gate voltage and positive drain voltage, the magnitude and duration of which are determined by different factors related to the amount of programming required.


NROM cells may be single bit. Alternatively, they may have more than one bit, wherein two individual bits, a left-side bit and a right-side bit, are stored in physically different areas of the nitride layer. Each bit may be single level or multi-level (“MLC”), i.e., may be programmed to different voltage levels.


One procedure for programming bits in NROM cells with programming pulses is described in Applicant's copending U.S. patent application Ser. No. 09/730,586, entitled “Programming And Erasing Methods For An NROM Array”, the disclosure of which is incorporated herein by reference.


The application of pulses to operate (program or erase) the NROM array may pose a problem for mass storage or code flash applications. For example, in programming a mass storage array, a major requirement is a fast programming rate, in the range of at least 2 MB/sec. The channel hot electron injection (CHE) used for programming may require a relatively high programming current, e.g., approximately 100 μA per cell. In addition, each programming step may comprise switching and subsequent verification steps. These factors may limit the amount of cells that may be programmed in parallel, to about 64 cells, for example.


Other complications that may hinder achieving fast, parallel programming rates include, among others, temperature dependence, cell length dependence (e.g., die to die and within a die), neighboring cell state dependence, second bit state dependence, and others. For example, FIG. 1 illustrates an effect of cell length on programming NROM cells. FIG. 1 illustrates the change in threshold voltage as a function of drain voltage used to program the cell. In the illustrated example, a first graph, denoted by the reference numeral 77, shows the change in threshold voltage as a function of drain voltage for a cell with a length of 0.5 microns. A second graph, denoted by the reference numeral 78, shows the change in threshold voltage as a function of drain voltage (Vd) for a cell with a length of 0.55 microns. It is seen that the slightly longer cell requires a higher drain voltage to achieve the same change in threshold voltage as the shorter cell.


As another example, FIG. 2 illustrates an effect of temperature on programming NROM cells. FIG. 2 illustrates the change in threshold voltage as a function of drain voltage (Vd) used to program the cell. In the illustrated example, a first graph, denoted by the reference numeral 79, shows the change in threshold voltage as a function of drain voltage in an ambient of 20° C. A second graph, denoted by the reference numeral 80, shows the change in threshold voltage as a function of drain voltage in an ambient of 85° C. It is seen that the warmer ambient requires a higher drain voltage to achieve the same change in threshold voltage as the cooler ambient.


Determination of programming pulses is also complicated by the fact that the cell parameters and operating conditions are usually initially unknown. Utilizing large programming pulse steps may reduce the total amount of programming pulses required to program the array. However, this may be disadvantageous because it may result in a wide and varied distribution of threshold voltages in the programmed cells of the array, which may reduce product reliability.


Alternatively, accurate verification of the cell threshold voltage and comparison of the threshold voltage to a variety of references may reduce the amount of programming pulses and provide faster convergence to the desired programmed threshold voltage level. However, such a method may incur a substantial overhead in the form of multiple verify pulses (e.g., one per reference), which is an undesirable time penalty, or may require an intricate parallel reference design, which is an undesirable chip area penalty.


SUMMARY OF THE INVENTION

The present invention seeks to provide methods for operating (programming or erasing) bits of memory cells in memory arrays, and for reducing pulse operations of such arrays. The invention is described in detail hereinbelow with reference to memory cells of NVM arrays, and particularly to multi-level NROM cells, wherein programming and erasing generally involve changing the threshold voltage level of a bit to a target threshold level. However, it should be emphasized that the invention is not limited to NVM arrays, nor to changing the threshold voltage levels of bits. Rather, the present invention is applicable for any non-volatile or volatile memory array whose operation is based on changing any kind of electrical, physical and/or mechanical properties of the cell array. The invention may be implemented in a variety of applications, such as but not limited to, mass storage or code flash applications, for example.


In accordance with an embodiment of the present invention, a set of cells in the array may be operated to determine their behavior characteristics upon the application of pulses to program or erase. After analyzing how the threshold voltage changes in accordance with the pulses, the rest of the array or some portion thereof may be programmed (or erased) en masse with a significantly reduced number of pulses and verifies. In some cases, the rest of the array may be programmed (or erased) with just one pulse. The additional operation pulses may be learnt and added to previous analysis and may determine the next operating pulse if more than one pulse is applied.


There is thus provided in accordance with an embodiment of the invention a method of operating a set of memory cells in a memory array, the method including applying a first operating pulse to a terminal of a first cell, the first operating pulse is intended to place the first cell into a predefined state, and applying a second operating pulse to a terminal of a second cell, the second operating pulse is intended to place the second cell to the predefined state, and the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.


Further in accordance with an embodiment of the invention the method includes a step of applying a third operating pulse to a terminal of a third cell, the third operating pulse is intended to place the third cell to said predefined state, and the pulse characteristics of the third pulse are a function of the response of the first and the second cells to the first and the second operating pulses, respectively.


Further in accordance with an embodiment of the invention the method adjusts the pulse characteristics of the second operating pulse by adjusting the duration of the second operation pulse.


Still further in accordance with an embodiment of the invention the method adjusts the pulse characteristics of the second operation pulse by adjusting the amplitude of the second operation pulse.


In accordance with another embodiment of the invention a control circuit for operating a set of memory cells in a memory array is provided. The control circuit includes a charge circuit adapted to produce a first operating pulse to a terminal of a first cell intended to place the first cell into a predefined state, and a logic unit adapted to determine pulse characteristics of a second operating pulse as a function of the response of the first cell to the first operating pulse.


Further in accordance with an embodiment of the present invention the logic unit is adapted to determine pulse characteristics of a third operating pulse as a function of the response of the first cell and the second cell to the first and second operating pulses, respectively


Further in accordance with an embodiment of the present invention the logic unit is adapted to adjust the duration of the second operation pulse.


Further in accordance with an embodiment of the present invention the logic unit is adapted to adjust the amplitude of said second operation pulse.


In accordance with an embodiment of the present invention the control circuit further includes a memory buffer adapted to store data received from the set of memory cells.


In accordance with another embodiment of the invention a system for operating a set of memory cells in a memory array is provided. The system includes a memory array, a sense amplifier adapted to determine a response of operated cells, and a control circuit adapted to produce a first operating pulse to a terminal of a first cell intended to place the first cell into a predefined state. The control circuit is further adapted to determine pulse characteristics of a second operating pulse as a function of the response of the first cell to the first operating pulse.


Further in accordance with an embodiment of the invention the control circuit is adapted to determine pulse characteristics of a third operating pulse as a function of the response of the first cell and the second cell to the first and second operating pulses, respectively.


Further in accordance with an embodiment of the invention the control circuit is adapted to adjust the duration of said the operation pulse.


Further in accordance with an embodiment of the invention the control circuit is adapted to adjust the amplitude of said second operation pulse.





BRIEF DESCRIPTION OF THE DRAWINGS

The present invention will be understood and appreciated more fully from the following detailed description taken in conjunction with the appended drawings in which:



FIG. 1 is a simplified graph of an effect of cell length on programming speed for two different cell lengths;



FIG. 2 is a simplified graph of an effect of temperature on programming speed for two different ambient temperatures;



FIG. 3 is a flow chart of a method for operating (e.g., programming or erasing) bits of memory cells in a non-volatile memory cell array, in accordance with a preferred embodiment of the present invention; and



FIG. 4 is a simplified graph comparing the distribution of the threshold voltages of the cells of the entire array, respectively after the application of a single programming pulse, after a plurality of stepped programming pulses, and after a single programming pulse plus an additional supplementary programming pulse in accordance with a preferred embodiment of the present invention.



FIG. 5 is a block diagram of a control circuit, a memory array and a sense amplifier, in accordance with an embodiment of the present invention.





DETAILED DESCRIPTION OF THE PRESENT INVENTION

Reference is now made to FIG. 3, which illustrates a method for operating bits of memory cells in a memory cell array, in accordance with an embodiment of the present invention. FIG. 3 is shown and described herein for programming the bits, but it is appreciated that the invention is not limited to the operation of programming, and the invention may be applied to other operations, such as but not limited to, erasing.


A set of memory cells or bits of the array may be selected (step 101). The set size may be any arbitrary size, such as but not limited to, 64 cells, for example. The bits in the set may then be programmed (step 102), such as by using a stepped programming algorithm. A suitable stepped programming algorithm is the one described in the Applicant's abovementioned copending U.S. patent application Ser. No. 09/730,586, entitled “Programming And Erasing Methods For An NROM Array”. The method comprises applying progressive pulses or steps of programming voltages that progressively raise the threshold voltages of the bits to the desired programmed level. The number of programming pulses or steps may comprise any number, such as but not limited to, 8 steps, and may comprise different gate and drain voltages (source may be grounded), respectively applied to word lines and bit lines of the array. The voltages may be applied for different durations of time as well during the stepped algorithm. Another example for a programming algorithm is a programming algorithm for an MLC array. This programming algorithm is described in the Applicant's copending U.S. patent application Ser. No. 10/155,217, entitled “A Method Of Programming Nonvolatile Memory Cells”. The method for programming an MLC having more than one programmed state to a target programmed state comprises applying a drain, a source and a gate voltage to the MLC, and verifying a threshold voltage level of the MLC. If the verified threshold voltage level of the MLC is below the threshold voltage level associated with the target programmed state, the drain voltage may be increased and the gate voltage may be maintained at a constant level during at least a part of the step of increasing. The steps of applying, verifying, increasing and maintaining may be repeated until the MLC's threshold voltage level is substantially equal to the threshold voltage level associated with the target programmed state. The number of said steps may also comprise any number. The application of the stepped programming algorithm or of the programming algorithm for the MLC array on the set of bits is referred to as the learning phase, wherein the response nature of the bits to the programming voltages may be learned and perhaps stored in memory. Preferably, the overall time allocated to the learning phase is negligible compared to the total array programming time, such as due to a small size of the set.


The response of the bits to the programming operation may then be analyzed, such as by a processor or a logic unit (step 103). The analysis may include information about the operation pulse including but not limited to, pulse height and length, resultant distribution tail, and amount of pulses, for example. The analysis may determine the one operating pulse that singly changes electrical, physical and/or mechanical properties of the bits a predefined amount (step 104). For example, in the programming operation, the processor may determine the programming pulse that singly increases the threshold voltages of the bits a predefined amount (step 105). In an erasing operation, the processor may determine an erasing pulse that singly lowers the threshold voltages of the bits a predefined amount (step 106).


Threshold voltage of non-volatile memory cells is just one example of electrical, physical and/or mechanical properties that may be analyzed in the learning phase. Another examples include piezoelectric and magnetoresistive properties of ferroelectric or ferromagnetic materials. For example, magnetic memory devices, such as magnetic random access memory devices, may include ferromagnetic layers separated by a non-magnetic layer. Information is stored as directions of magnetization vectors in magnetic layers. Magnetic vectors in one magnetic layer, for example, may be magnetically fixed or pinned, while the magnetization direction of the other magnetic layer may be free to switch between the same and opposite directions as information, referred to as “parallel” and “anti-parallel” states, respectively. In response to parallel and anti-parallel states, the magnetic memory device represents two different resistances. The resistance indicates minimum and maximum values when the magnetization vectors of two magnetic layers point in substantially the same and opposite directions, respectively. Accordingly, the change in the direction of the magnetization vectors or the change in the resistance are other examples of electrical, physical and/or mechanical properties that may be analyzed in the learning phase of the present invention.


The operating pulse, which has been determined as a function of the response of the electrical, physical and/or mechanical property (e.g., threshold voltage) of the bits, preferably incorporates the influence of effects or phenomena, such as but not limited to, ambient temperature, cell critical dimensions, array architecture, and others.


The rest of the array (or some portion thereof) may then be operated on (e.g., programmed or erased) with at least one further operating pulse whose voltage values are that of the operating pulse that has been determined in step 104 as a function of the response of the threshold voltages of the bits (step 107). Alternatively, the rest of the array (or some portion thereof) may then be operated on (e.g., programmed or erased) with at least one further operating pulse whose voltage values are that of the operating pulse that has been determined in step 104, modified by a tolerance (step 108). Utilization of this operating pulse (optionally, with or without some delta) as the starting point for operating (e.g., programming or erasing) on the rest of the array (or some portion thereof, may compensate for the varying effects mentioned above, such as but not limited to, ambient temperature, cell critical dimensions, array architecture, and others. Moreover, this operation pulse may be analyzed, such as by a processor. The analysis of this operation pulse may be added to previous analysis and may determine the one operating pulse that singly changes electrical, physical and/or mechanical properties of the bits a predefined amount. The additional analysis of the operation pulses on the set of bits is referred to as the continuous learning phase (steps 103111). It is noted that the continuous learning phase may be used to achieve a better threshold distribution control.


After applying the further operating pulse, the threshold voltage levels of the bits may be verified (step 109) to determine if the threshold voltage levels have reached a predefined level (step 110). If the threshold voltage levels have reached the predefined level for programming or erase, the operation method ends. If the threshold voltage levels of a certain amount of bits have not yet reached the predefined level for programming or erase, then one or more operating pulses of the same value, or alternatively a different value, based on the continuous learning phase, may be applied to those bits or collectively to the bits of the array (step 111). The procedure may then continue until all of the bits (or a predetermined number of bits) have passed the verification step.


The additional operation pulse may be analyzed if it is done within a predefined period of time (step 112). The time criteria may be the ambient conditions within the array, such as the temperature and voltages, for example


Reference is now made to FIG. 4, which illustrates a simplified graph comparing the distribution of the threshold voltages of the cells of the entire array after different applications of programming pulses, showing the number of bits (2n) versus the threshold voltage in volts. Curve 83 is the distribution of the threshold voltages of the cells of the entire array after application of a single programming pulse. The distribution is relatively wide. Curve 84 is the distribution of the threshold voltages of the cells of the entire array after a plurality of stepped programming pulses. The distribution is relatively narrow. Curve 85 is the distribution of the threshold voltages of the cells of the entire array after a single programming pulse (determined during the learning phase, as described hereinabove) plus an additional supplementary programming pulse, in accordance with an embodiment of the present invention. It is seen by comparing curves 84 and 85 that the final distributions of the threshold voltages are very similar. Thus, a stepped programming algorithm for the entire array may be replaced by a single programming pulse or a single pulse plus an additional pulse with virtually the same results, thereby significantly improving programming speed.


It will be appreciated by persons skilled in the art that the distribution of the threshold voltages of the cells of the entire array after a single programming pulse (determined during the continuous learning phase as described hereinabove) plus an additional supplementary programming pulse, in accordance with an embodiment of the present invention, may significantly further improve programming speed, because the operation pulse may be determined based on the analysis of a mounting set of operated cells. Since the continuous learning phase may be performed on a mounting set of operated cells, it may lead to a faster convergence to a desired programmed threshold voltage level.


It is noted that a method for operating bits of memory cells in a memory cell array, in accordance with an embodiment of the present invention, may begin with a preliminary step to determine the operation mode whether an array or a portion thereof will be operated with a learning phase, a continuous learning phase or without any of the above.


It is noted that the majority of the array cells may be fully programmed after the first programming pulse. Only a small distribution may require one higher programming pulse and a negligible amount of cells may require even higher pulses. It may be possible to achieve one pulse programming and obtain high writing speeds, with the method of the invention


Reference is now made to FIG. 5, which illustrates a simplified block diagram of a Control Circuit 200, a Memory Array 300, and a Sense Amplifier 400, in accordance with an embodiment of the present invention. Control Circuit 200 may operate a set of memory cells in Memory Array 300. The set size may be any arbitrary size, such as but not limited to, 64 cells, for example. Control Circuit 200 may include a Charge Circuit 210 which may be adapted to produce a first operating pulse to a terminal of a first cell in Memory Array 200, and intended to place the first cell into a predefined state (i.e., programmed to a target state, read or erased). A Logic Unit 220 may be included in the Control Circuit 200 as well. Logic Unit 220 may be adapted to determine pulse characteristics of a second operating pulse as a function of the response of the first cell to the first operating pulse. Logic Unit 220 may be further adapted to determine pulse characteristics of a third operating pulse as a function of the response of the first cell and the second cell in Memory Array 300 to the first and second operating pulses, respectively Control Circuit 200 may include an internal Memory Buffer 230 which may be adapted to store data received from Sense Amplifier 400, before it may be analyzed by Logic Unit 220. Sense Amplifier 400 may be adapted to determine the response of the bits to the operation pulses.


It is noted that the pulse characteristics of the operating pulses may be adjusted by adjusting the duration of the operation pulse or by adjusting the amplitude of the operating pulse. Logic Unit 220 may be adapted to adjust the pulse characteristics in both ways


It will be appreciated by persons skilled in the art that the present invention is not limited by what has been particularly shown and described herein above. Rather the scope of the invention is defined by the claims that follow:

Claims
  • 1. A method of operating a set of memory cells in a memory array, the method comprising: applying a first operating pulse to a terminal of a first cell, wherein the first operating pulse is intended to place the first cell into a predefined state; andapplying a second operating pulse to a terminal of a second cell,wherein the second operating pulse is intended to place the second cell to the predefined state, andwherein the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.
  • 2. The method according to claim 1, further comprising a step of applying a third operating pulse to a terminal of a third cell, wherein the third operating pulse is intended to place the third cell to said predefined state, andwherein the pulse characteristics of the third pulse are a function of the response of the first and the second cells to the first and the second operating pulses, respectively.
  • 3. The method according to claim 1, wherein said pulse characteristics of the second operating pulse are adjusted by adjusting the duration of the second operation pulse.
  • 4. The method according to claim 1, wherein said pulse characteristics of the second operation pulse are adjusted by adjusting the amplitude of said second operation pulse.
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application is a continuation-in-part application of U.S. Ser. No. 10/211,248, filed Aug. 5, 2002 now U.S. Pat. No. 6,700,818, which claims priority from U.S. provisional application Ser. No. 60/352,549, filed Jan. 31, 2002, both applications are hereby incorporated by reference in their entirety.

US Referenced Citations (107)
Number Name Date Kind
3895360 Cricchi et al. Jul 1975 A
4527257 Cricchi Jul 1985 A
4742491 Liang et al. May 1988 A
4761764 Watanabe Aug 1988 A
5042009 Kazerounian et al. Aug 1991 A
5293563 Ohta Mar 1994 A
5295108 Higa Mar 1994 A
5345425 Shikatani Sep 1994 A
5349221 Shimoji Sep 1994 A
5359554 Odake et al. Oct 1994 A
5361343 Kosonocky et al. Nov 1994 A
5400286 Chu et al. Mar 1995 A
5418743 Tomioka et al. May 1995 A
5422844 Wolstenholme et al. Jun 1995 A
5424978 Wada et al. Jun 1995 A
5434825 Harari Jul 1995 A
5440505 Fazio et al. Aug 1995 A
5450341 Sawada et al. Sep 1995 A
5450354 Sawada et al. Sep 1995 A
5521870 Ishikawa May 1996 A
5523972 Rashid et al. Jun 1996 A
5530803 Chang et al. Jun 1996 A
5537358 Fong Jul 1996 A
5563823 Yiu et al. Oct 1996 A
5566125 Fazio et al. Oct 1996 A
5623438 Guritz et al. Apr 1997 A
5644531 Kuo et al. Jul 1997 A
5677869 Fazio et al. Oct 1997 A
5689459 Chang et al. Nov 1997 A
5715193 Norman Feb 1998 A
5751637 Chen et al. May 1998 A
5768193 Lee et al. Jun 1998 A
5787036 Okazawa Jul 1998 A
5812449 Song Sep 1998 A
5812457 Arase Sep 1998 A
5870335 Khan et al. Feb 1999 A
5892710 Fazio et al. Apr 1999 A
5926409 Engh et al. Jul 1999 A
5933367 Matsuo et al. Aug 1999 A
5946258 Evertt et al. Aug 1999 A
5949714 Hemink et al. Sep 1999 A
5969993 Takeshima Oct 1999 A
5991202 Derhacobian et al. Nov 1999 A
5999444 Fujiwara et al. Dec 1999 A
6011715 Pasotti et al. Jan 2000 A
6011725 Eitan Jan 2000 A
6034896 Ranaweera et al. Mar 2000 A
6064591 Takeuchi et al. May 2000 A
6075724 Li et al. Jun 2000 A
6097639 Choi et al. Aug 2000 A
6118692 Banks Sep 2000 A
6147904 Liron Nov 2000 A
6157570 Nachumovsky Dec 2000 A
6169691 Pasotti et al. Jan 2001 B1
6181605 Hollmer et al. Jan 2001 B1
6192445 Rezvani Feb 2001 B1
6205055 Parker Mar 2001 B1
6205056 Pan et al. Mar 2001 B1
6215148 Eitan Apr 2001 B1
6215702 Derhacobian et al. Apr 2001 B1
6240032 Fukumoto May 2001 B1
6240040 Akaogi et al. May 2001 B1
6256231 Lavi et al. Jul 2001 B1
6266281 Derhacobian et al. Jul 2001 B1
6285589 Kajitani Sep 2001 B1
6292394 Cohen et al. Sep 2001 B1
6304485 Harari et al. Oct 2001 B1
6307784 Hamilton et al. Oct 2001 B1
6307807 Sakui et al. Oct 2001 B1
6320786 Chang et al. Nov 2001 B1
6330192 Ohba et al. Dec 2001 B1
6331950 Kuo et al. Dec 2001 B1
6343033 Parker Jan 2002 B1
6396741 Bloom et al. May 2002 B1
6426898 Mihnea et al. Jul 2002 B1
6438031 Fastow Aug 2002 B1
6442074 Hamilton et al. Aug 2002 B1
6445030 Wu et al. Sep 2002 B1
6490204 Bloom et al. Dec 2002 B1
6512701 Hamilton et al. Jan 2003 B1
6519182 Derhacobian et al. Feb 2003 B1
6522585 Pasternak Feb 2003 B1
6552387 Eitan Apr 2003 B1
6567303 Hamilton et al. May 2003 B1
6567312 Torii et al. May 2003 B1
6577532 Chevallier Jun 2003 B1
6584017 Maayan et al. Jun 2003 B1
6590811 Hamilton et al. Jul 2003 B1
6618290 Wang et al. Sep 2003 B1
6639844 Liu et al. Oct 2003 B1
6639849 Takahashi et al. Oct 2003 B1
6643177 Le et al. Nov 2003 B1
6643181 Sofer et al. Nov 2003 B1
6665769 Cohen et al. Dec 2003 B1
6690602 Le et al. Feb 2004 B1
6870772 Nitta et al. Mar 2005 B1
20020132438 Eliyahu et al. Sep 2002 A1
20020191465 Maayan et al. Dec 2002 A1
20030021155 Yachareni et al. Jan 2003 A1
20030072192 Bloom et al. Apr 2003 A1
20030076710 Sofer et al. Apr 2003 A1
20030142544 Maayan et al. Jul 2003 A1
20030156456 Shappir et al. Aug 2003 A1
20030206435 Takahashi Nov 2003 A1
20030218913 Le et al. Nov 2003 A1
20030227796 Miki et al. Dec 2003 A1
20040027858 Takahashi et al. Feb 2004 A1
Foreign Referenced Citations (9)
Number Date Country
07193151 Jul 1995 JP
09162314 Jun 1997 JP
WO 0243073 May 2002 WO
WO 03063167 Jul 2003 WO
WO 03079370 Sep 2003 WO
WO 03088258 Oct 2003 WO
WO 03088259 Oct 2003 WO
WO 03088260 Oct 2003 WO
WO 03100790 Dec 2003 WO
Related Publications (1)
Number Date Country
20050058005 A1 Mar 2005 US
Provisional Applications (1)
Number Date Country
60352549 Jan 2002 US
Continuation in Parts (1)
Number Date Country
Parent 10211248 Aug 2002 US
Child 10747217 US