The present invention relates to a method for packaging semiconductor chips and a corresponding semiconductor chip system.
Although applicable to any semiconductor chip systems, the present invention as well as the problem underlying it are explained with respect to a micromechanical semiconductor chip system having a pressure sensor.
In
Sensor chip 5 may be made up of a pure resistance bridge having piezoresistive resistors, or may be combined with an evaluation circuit which is integrated, together with the piezoresistors, in a semiconductor process. A glass base 140 made of sodium-containing glass, which is anodically bonded to the back of chip 5, is used to reduce mechanical stress caused by solder or adhesive 70 by which glass base 140 is mounted on TO8 base 100. Reference numeral 53 in
An alternative method is to cement sensor chip 5 onto a ceramic or into a premolded housing, and to passivate it with a gel for protection against environmental influences.
However, such designs have the disadvantage that they are complicated, and problems often occur with respect to hermetically enclosing sensor chip 5, e.g., because of permeable welded seams, etc. Since the TO8 housing and the silicon have different temperature expansion coefficients, mechanical stresses develop in response to temperature changes that are measured as interference signals by piezoresistors. When using a gel, the maximum pressure is determined by the gel.
European Patent No. 0 742 581 A2 describes a semiconductor chip system in which a semiconductor chip having a diaphragm region is sealed by a cap, the diaphragm region remaining free. In that case, the cap is anodically bonded to the semiconductor chip. The anodic bonding is disadvantageous in that no circuit structures can be located in the underlying silicon; only possibly doped regions for the leads are possible there.
In contrast to the conventional design approaches, an example method of the present invention for the packaging of semiconductor chips and the corresponding semiconductor chip system may have the advantage that they make it possible to mold around or extrusion-coat a semiconductor chip having a diaphragm region, e.g., a sensor chip. These housings, already used for years for standard ICs, are very cost-effective and simple to produce.
In accordance with an embodiment of the present invention, a cap is provided above the diaphragm region, which is mounted in the periphery of the diaphragm region and mechanically stabilizes the diaphragm region and at the same time provides protection from the molding material. All in all, an improved media resistance also results from the extrusion coating. The material of the cap is a matter of choice; preferably it is made of silicon. An advantage is therefore that the sensor chip and the cap have the same temperature expansion coefficients, resulting in fewer temperature effects in the output signal.
A further advantage may be the possible dispensing with the passivating gel on the diaphragm. On one hand, this results in less cross sensitivity with respect to accelerations. On the other hand, high application pressures are possible in the case of pressure from the front side (circuit side).
The present invention may make it possible to retain customary manufacturing processes of sensor chips, like, for instance, the semiconductor process for the piezoresistors and/or producing the evaluation circuit on the chip or the use of existing sensor housing parts.
An adjustment at the end of the production line is also possible after the molding process of the present invention, since burning segments made of aluminum may be opened in the circuit via the bonding leads. Optionally, a layer may be applied on, or a hollow space provided at, the burning segments, in order to absorb the vaporizing metal.
Electrical dice testing is possible in the wafer composite construction. Testing for impermeability may be performed both in conjunction with the electrical dice testing and upon final inspection. Optionally, pressure may be stored prior to the measurement.
According to one preferred further refinement, the cap is preferably mounted in the periphery of the diaphragm region using glass solder in such a way that a closed hollow space is formed between the cap and the diaphragm region. The cap may be secured on the chip by various methods, e.g., by adhesive bonding or preferably sealing glass soldering. The sealing glass soldering or adhesive bonding may also be implemented on circuit structures, which is very space-saving. Sealing glass bonding or adhesive bonding is suitable for step heights, i.e., topography differences in the region of the circuit. In the case of anodic bonding, on the other hand, a current must flow perpendicularly through the wafer. This is not possible in the circuit region.
According to another preferred embodiment, the cap has a through hole, the molded housing being provided in such a way that a through hole in the molded housing is connected to the through hole in the cap.
According to a further preferred refinement, the semiconductor chip is mounted on the support frame on the side opposite the diaphragm region.
According to another preferred embodiment, the support frame has a through hole that creates a connection to a cavity region below the diaphragm region, the molded housing being provided in such a way that a through hole in the molded housing is connected to the through hole in the support frame.
In another preferred development, the semiconductor chip is mounted on the support frame via a glass base that is secured on the back of the periphery of the diaphragm region.
According to a further preferred refinement, the semiconductor chip has a side edge region that projects laterally beyond the cap and has a bonding region that is electrically connected to the support frame via a bonding wire, the bonding wire being completely packaged in the molded housing.
In another preferred development, the cap has a through hole at which a connecting piece is mounted, the molded housing being provided in such a way that the connecting piece is partially packaged in the molded housing.
In another preferred development, the support frame has a through hole which creates a connection to a cavity region below the diaphragm region and at which a connecting piece is mounted, the molded housing being provided in such a way that the connecting piece is partially packaged in the molded housing.
According to a further preferred refinement, the semiconductor chip is mounted on the support frame via the cap.
In another preferred embodiment, the support frame is a leadframe.
According to another preferred development, prior to applying the semiconductor chip on a support frame and prior to providing a molded housing, a subassembly is formed including the semiconductor chip, the cap provided over the diaphragm region, and a glass base that is secured on the back of the periphery of the diaphragm region.
In another preferred embodiment, the subassembly is formed by the following steps:
According to a further preferred development, the second wafer has a plurality of hollow spaces which, in joining the first and second wafers, leave open side edge regions that project laterally beyond the caps and have respective bonding regions; for separating the subassemblies, in a first sawing step, the second wafer is sawed over the hollow spaces for exposing the bonding regions, and in a second sawing step, the first and third wafers are sawed below the hollow spaces for separating the subassemblies, a larger saw-cut width being used in the first sawing step than in the second sawing step.
The bonding pads for the electrical contacting, which are completely covered after the encapsulation, can be exposed by this double sawing process. In this manner, no openings are necessary in the cap wafer which can be produced by micromechanical processes; the openings would make the cap wafer very fragile, thereby increasing the risk of cracking during handling.
Exemplary embodiments of the present invention are represented in the figures and explained in detail below.
a,b show a seventh specific embodiment of an example method according to the present invention for packaging semiconductor chips and a corresponding semiconductor chip system, and specifically,
a-g show successive method steps of an eighth specific embodiment of an example method according to the present invention for packaging semiconductor chips in a cross-sectional view.
In the Figures, components which are the same or functionally equivalent are denoted by the same reference numerals.
In
Cavity 58 on the chip back side is connected via a through hole 141 to a through hole 2 in leadframe 1. A molded housing 20 is molded around the chip structure and a part of leadframe 1, molded housing 20 having a through hole 21 in the region of through hole 2, so that external pressure P can be applied from below to diaphragm region 55. Through hole 21 in molded housing 20 may be implemented by a punch during the molding process.
In the present case, cap 10 is unstructured (unpatterned) and leaves hollow space 65 between the diaphragm and its lower side open, which is easily attainable by sealing glass layer 11. Hollow space 65 allows diaphragm 55 to be deflected upward in the direction of cap 10 in response to pressure load. When mounting cap 10, a reference pressure or a reference vacuum is trapped in hollow space 65.
In the set-up shown in
Another difference of the semiconductor chip system shown in
In the third example embodiment shown in
Compared to the first example embodiment according to
In the example embodiment shown in
The sixth example embodiment illustrated in
a,b show a seventh example embodiment of the method according to the present invention for packaging semiconductor chips and a corresponding semiconductor chip system in a cross-sectional view, and specifically,
With reference to
The representation according to
a-g show successive method steps of an eighth example embodiment of the method according to the present invention for packaging semiconductor chips in a cross-sectional view.
In the manufacturing method according to
According to
In the process step shown in
Depressions V, V′ are provided on cap wafer KW, depressions V coming to rest above diaphragm regions 55 where they form hollow spaces 65g, and depressions V′ coming to rest and forming hollow spaces H above side edge regions 59 of sensor chips 5, side edge regions 59 projecting laterally beyond caps 10, 10a through 10g and having respective bonding regions 53.
According to
Although the present invention has been explained above in light of preferred specific embodiments, it is not limited to, them, but may also be executed in other ways.
Optionally, to minimize the mechanical stresses at the lower side of sensor chip 5, the silicon at the lower side may be porously etched. To further reduce the mechanical stresses acting on sensor chip 5, leadframe 1 may also be suitably structured or implemented as a combi-leadframe.
A further variant (not shown) is yielded when a surface-mechanical sensor is to be used. In these sensors, a hollow space is produced on the front side, e.g., through porous silicon, which is produced before an epitaxy layer in the region of the diaphragm and is rearranged during the epitaxy process in such a way that a hollow space develops. In such a sensor, glass base 140 may be omitted, since the reference volume is located in the chip itself.
Pressure connecting pieces 90, 92 may be applied on leadframe 1 by adhesive bonding or soldering. Alternatively, the pressure connecting pieces may also be formed by injection molding during the molding process, by injecting from above or below. The groove for a sealing ring (O-ring) may also be introduced around the pressure connecting pieces during the molding process.
In the above example, only piezoresistive sensor structures were examined. However, the present invention is also suitable for capacitive or other sensor structures, in which diaphragms are used.
Number | Date | Country | Kind |
---|---|---|---|
10 2004 003 413.3 | Jan 2004 | DE | national |