Method of controlling metal formation processes using ion implantation, and system for performing same

Information

  • Patent Grant
  • 6727175
  • Patent Number
    6,727,175
  • Date Filed
    Friday, August 2, 2002
    22 years ago
  • Date Issued
    Tuesday, April 27, 2004
    20 years ago
Abstract
The present invention is generally directed to various methods of using ion implantation techniques to control various metal formation processes. In one illustrative embodiment, the method includes forming a metal seed layer above a patterned layer of insulating material, the patterned layer of insulating material defining a plurality of field areas, deactivating at least a portion of the metal seed layer in areas where the metal seed layer is positioned above at least some of the field areas, and performing a deposition process to deposit a metal layer above the metal seed layer. In some embodiments, the metal may includes copper, platinum, nickel, tantalum, tungsten, cobalt, etc. Portions of the metal seed layer may be deactivated by implanting ions into portions of the metal seed layer positioned above at least some of the field areas. The implanted ions may includes nitrogen, carbon, silicon, hydrogen, etc. In yet another illustrative embodiment, the system includes stencil mask implant tool for implanting ions into selected areas of a metal seed layer formed above a patterned layer of insulating material that defines a plurality of field areas, the ions being implanted into areas of the metal seed layer positioned above at least some of the field areas.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




This present invention is generally directed to the field of semiconductor processing, and, more particularly, to a method of using ion implantation techniques to control copper plating processes.




2. Description of the Related Art




There is a constant drive within the semiconductor industry to increase the operating speed of integrated circuit devices, e.g., microprocessors, memory devices, and the like. This drive is fueled by consumer demands for computers and electronic devices that operate at increasingly greater speeds. This demand for increased speed has resulted in a continual reduction in the size of semiconductor devices, e.g., memory cells, transistors, etc. That is, many components of a typical field effect transistor (FET), e.g., channel length, junction depths, gate insulation thickness, and the like, are reduced. For example, all other things being equal, the smaller the channel length of the transistor, the faster the transistor will operate. Thus, there is a constant drive to reduce the size, or scale, of the components of a typical semiconductor device to increase the overall speed of the device, as well as that of integrated circuit devices incorporating such semiconductor devices.




In modem integrated circuits, millions of very small semiconductor devices, e.g., transistors, memory cells, resistors, capacitors, etc., are formed above a semiconducting substrate, such as silicon. To produce a working integrated circuit, all of these various semiconducting devices must be electrically coupled together. This is typically accomplished by a complex arrangement of conductive wiring, e.g., conductive lines and conductive plugs, that are formed in multiple layers of insulating material formed above the substrate. Historically, such conductive wiring patterns have been made from a variety of materials, such as aluminum.




However, as device di mensions continue to shrink, a nd as the desire for greater performance, e.g., faster operating speeds, has increased, copper has become more popular as the material for the conductive interconnections, i.e., conductive lines and vias, in moder integrated circuit devices. This is dueprimarily to the higher electrical conductivity of copper as compared to the electrical conductivity of other materials used for such wiring patterns, e.g., aluminum.




Typically, the copper wiring patterns may be formed by known techniques that involve single damascene or dual damascene processing techniques.

FIGS. 1A-1C

depict one illustrative process flow for forming conductive interconnections comprised of copper. As shown in

FIG. 1A

, a patterned layer of insulating material


12


is formed above a structure layer


10


. The structure layer


10


is intended to be representative in nature in that it may be representative of a semiconducting substrate or a given level of a multiple level integrated circuit device. For example, the structure layer


10


may be a layer of insulating material, e.g., silicon dioxide, formed at some level above the substrate. Moreover, the structure layer


10


may, in some cases, have a plurality of conductive lines or vias (not shown in

FIG. 1A

) formed therein.




The patterned insulating layer


12


may be comprised of a variety of materials, e.g., silicon dioxide, BPSG, or a so-called “low-k” dielectric material, etc. The patterned insulating layer


12


may be formed by depositing the layer


12


and, thereafter, patterning the layer


12


using known photolithography and etching techniques. A plurality of trench features


14


,


18


are thus defined in the patterned insulating layer


12


. Ultimately, conductive interconnections comprised of copper will be formed in these trench features


14


,


18


. The features


14


,


18


have a depth


19


of, for example, approximately 500 nm (5000 Å). Note that the width of the features


14


,


18


may vary. For example, in the structure depicted in

FIG. 1A

, the features


14


have a width


16


of approximately 15 μm, whereas the feature


18


has a width


20


that is approximately 100 μm. That is, the physical dimensions of the features


14


,


18


formed in the patterned layer of insulating material


12


may vary by a relatively large amount. For example, the features


14


may be used in forming conductive lines therein, and a large bond pad, e.g., approximately 100 μm×100 nm, may be formed in the feature


18


. Ultimately, these various features


14


,


18


will be filled with copper.




The process of forming the conductive interconnections comprised of copper typically begins with the conformal deposition of a barrier metal layer


22


above the patterned insulating layer


12


, as depicted in

FIG. 1B

, which is an enlarged view of a portion of the patterned insulating layer


12


. The various layers depicted in

FIG. 1B

are not shown in

FIGS. 1A

or


1


C for purposes of clarity. After the barrier metal layer


22


is formed, a copper seed layer


24


is conformally deposited on the barrier metal layer


22


. Next, known electroplating techniques are employed to form a bulk copper layer


26


(see

FIG. 1A

) above the patterned insulating layer


12


and in the features


14


,


18


. Thereafter, a chemical mechanical polishing process is performed to remove the excess copper material


26


positioned above the upper surface


13


of the patterned insulating layer


12


. That is, the CMP process is performed until such time as the upper surface


27


of the copper conductive interconnections


26


A is approximately planar with the upper surface


13


of the patterned layer of insulating material


12


.




Due to the difference in sizes of the features


14


,


18


in the patterned layer of insulating material


12


, the features do not get completely filled at the same time. In the electroplating process, copper begins to uniformly form on the copper seed layer


24


across the wafer. Due to the large volume of the larger feature


18


as compared to the smaller volume of the smaller feature


14


, it takes longer to fill the larger feature


18


. Unfortunately, in existing processing methods, the electroplating process is performed for a sufficient duration to insure that the larger feature


18


is completely filled. A margin of error is also provided. For example, if the feature


18


has a depth of, for example, 500 μnm, the electroplating process may be performed until such time as approximately 600 nm of copper has been formed in the feature


18


. During this time, copper also continues to form in areas outside of the feature


18


. This leads to an excessive accumulation of copper above portions of the patterned insulating layer


12


which must later be removed by expensive and time-consuming CMP processes. For example, in the process of filling the 500 nm deep feature


18


, the copper above a portion of the patterned insulating layer


12


may be approximately 600 nm thick, as indicated by the arrow


17


. This excess copper material tends to increase the time required for CMP operations, increase the cost of consumables used in CMP processes and otherwise reduce the efficiency of manufacturing operations.




The present invention is directed to a method that may solve, or at least reduce, some or all of the aforementioned problems.




SUMMARY OF THE INVENTION




The present invention is generally directed to various methods of using ion implantation techniques to control various metal formation processes. In one illustrative embodiment, the method comprises forming a metal seed layer above a patterned layer of insulating material, the patterned layer of insulating material defining a plurality of field areas, deactivating at least a portion of the metal seed layer in areas where the metal seed layer is positioned above at least some of the field areas, and performing a deposition process to deposit a metal layer above the metal seed layer. In some embodiments, the metal seed layer may be comprised of copper, platinum, nickel, tantalum, tungsten, cobalt, silver or gold. In further embodiments, an ion implant process may be performed to deactivate portions of the metal seed layer. The implanted ions may be comprised of nitrogen, carbon, silicon or hydrogen.




In another illustrative embodiment, the method comprises forming a copper seed layer above a patterned layer of insulating material, the patterned layer of insulating material defining a plurality of field areas, implanting ions into areas of the copper seed layer positioned above at least some of the field areas, and performing an electroplating process to deposit copper above the copper seed layer. In other embodiments, an electroless process is performed to deposit copper above the copper seed layer.




In yet another illustrative embodiment, the system comprises a stencil mask implant tool for implanting ions into selected areas of a metal seed layer formed above a patterned layer of insulating material that defines a plurality of field areas, the ions being implanted into areas of the metal seed layer positioned above at least some of the field areas. In some embodiments, the metal seed layer may be comprised of copper, platinum, nickel, tantalum, tungsten, cobalt, silver, gold, etc.











BRIEF DESCRIPTION OF THE DRAWINGS




The invention may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:





FIGS. 1A-1C

depict an illustrative prior art process flow for forming conductive interconnections comprised of copper; and





FIGS. 2A-2H

depict various aspects of one illustrative process flow in accordance with one embodiment of the present invention.











While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.




DETAILED DESCRIPTION OF THE INVENTION




Illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.




The present invention will now be described with reference to the attached figures. Although various regions and structures shown in the drawings are depicted as having very precise, sharp configurations and profiles, those skilled in the art recognize that, in reality, these regions and structures are not as precise as indicated in the drawings. Additionally, the relative sizes of the various features and doped regions depicted in the drawings may be exaggerated or reduced as compared to the size of those features or regions on fabricated devices. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present invention. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.





FIG. 2A

is a cross-sectional view of a patterned layer of insulating material


33


formed above a structure layer


30


. As with the structure layer


10


described in the background section of the application, the structure layer


30


is intended to be representative in nature. The patterned layer of insulating material


33


may be comprised of any of a variety of materials, e.g., an oxide, an oxynitride, BPSG, a so-called “low-k” dielectric material, etc., and it may be formed by traditional techniques, e.g., chemical vapor deposition (“CVD”), low pressure chemical vapor deposition (“LPCVD”), etc. The patterned layer of insulating material


33


defines a plurality of trench-type features


32


,


35


where copper material will ultimately be positioned and serve as part of the conductive wiring for the completed integrated circuit, i.e., the copper formed in the features


32


,


35


will serve as, for example, a conductive line or via. The patterned insulating layer


33


also defines a plurality of field areas


31


where the conductive interconnections will not be formed.




In the depicted embodiment, the features


32


,


35


have differing widths or critical dimensions. However, as will be understood by those skilled in the art after a complete reading of the present application, the present invention may be employed in situations where there is no or little difference in the critical dimensions of the features


32


,


35


formed in the patterned insulating layer


33


. The patterns in the insulating layer


33


may be formed by performing traditional photolithography and etching processes. Moreover, as will be understood by those skilled in the art after a complete reading of the present application, the current invention may be employed in the context of forming structures comprised of any of a variety of metals, e.g., copper, platinum, nickel, tungsten, tantalum, cobalt, etc. For convenience, the present invention will be disclosed in the context of the formation of a copper interconnect structure. However, the present invention should not be considered to be so limited unless such limitations are clearly set forth in the appended claims.




As shown in

FIG. 2B

, in one embodiment of the present invention, after the patterned insulating layer


33


is formed, a barrier metal layer


36


is conformally deposited above the patterned layer of insulating material


33


and in the trench-type features


32


,


35


.

FIG. 2C

is an enlarged view of a portion of the patterned layer


33


. The barrier metal layer


36


may be comprised of a variety of different materials, e.g., tantalum, tantalum nitride, tungsten, tungsten nitride, and it may be formed by a variety of different techniques, e.g., physical vapor deposition (“PVD”), chemical vapor deposition (“CVD”), etc. The thickness of the barrier metal layer


36


may also vary. In one illustrative embodiment where copper will be formed in the featwues


32


,


35


, the barrier metal layer


36


may be comprised of tantalum and it may have a thickness that ranges from approximately 2-50 nm.




Next, a metal seed layer


38


, e.g., a copper seed layer, is conformally deposited above the barrier metal layer


36


. The metal seed layer


38


may be formed by a variety of processes, e.g., PVD. The thickness of the metal seed layer


38


may also vary. In one illustrative embodiment, the metal seed layer


38


is comprised of copper and it has a thickness that may range from approximately 50-250 nm. In other embodiments, the metal seed layer


38


may be comprised of platinum, nickel, tantalum, tungsten, cobalt, silver or gold.




In general, the present invention involves introducing a dopant material into at least some portions of the metal seed layer


38


positioned above at least some of the field regions


31


of the device. This doping will serve to deactivate at least the top surface


39


of the metal seed layer


38


such that, during the electroplating process performed to deposit a bulk metal layer, e.g., copper, in the features


32


,


35


, little or no deposition occurs on the top surface


39


of the metal seed layer


38


positioned in the field areas


31


of the device. Accordingly, little or no copper will be positioned above the field areas


31


. This implantation process raises the potential at which the deposition of metal can occur. That is, the potential applied during subsequent processes used to deposit a metal layer above the metal seed layer


38


is less than the potential required to cause deposition to occur above the deactivated portions of the metal seed layer


38


. Moreover, although the top surface


39


of the metal seed layer


38


is deactivated by the ion implant process, the remaining portions of the metal seed layer


38


can still carry the current needed during the electroplating process.




The present invention may also be employed in the context where an electroless process is used to deposit the bulk metal layer, e.g., copper, in the features


32


,


35


. During the electroless deposition process, little or no copper will be formed above the implanted field areas of the metal seed layer


38


. In general, an electroless plating process involves the formation of a thin film from an electrolytic solution without an externally applied voltage. The deposition is due to an electrochemical reaction among the metal ions, reducing agent, complexing, and pH adjusters on catalytic surfaces. In the case where an electroless deposition process is used, the ion implantation process acts to deactivate the metal seed layer


38


above the field areas


31


by changing the nucleation behavior in the implanted areas of the metal seed layer


38


. More specifically, the ion implant process will act to raise the activation barrier. As a result, the electroless deposition process will be retarded or it will not occur on the deactivated portions of the metal seed layer


38


.




The selective doping of the metal seed layer


38


may be accomplished by using a stencil mask lithographic ion implant (SLIM) tool developed by ULVAC of Japan. Aspects of this tool are disclosed in papers entitled “Lithography-less Ion Implantation Technology for Agile Fab,” Shibata et al., and “Stencil Mask Ion Implantation Technology for High Performance MOSFETs,” Shibata et al. A schematic depiction of such a stencil mask implant tool


40


is shown in FIG.


2


D. In general, the stencil mask implant tool


40


is comprised of an ion beam generator


42


(ion source) for implanting ions and a mask or reticle


44


, having a plurality of openings


46


formed therein. In operation, ions will be generated by the ion beam generator


42


, and the mask


44


will be used to insure that dopant atoms (as indicated by the arrows


50


) are only implanted at the desired locations. The stencil mask implant tool


40


may be stepped across the wafer in a step and expose technique similar to that employed in traditional stepper equipment used in photolithography processing. The implant process is continued until all desired areas of the copper seed layer


38


are implanted with the desired dopant material.




In one embodiment, the dopant atoms


50


implanted into the metal seed layer


38


may vary. For example, the dopant atoms


50


may be comprised of nitrogen, silicon, carbon, hydrogen, etc. The ions may be implanted at a dopant dosage of approximately 1e


13


-1e


21


ions/cm


2


and at an energy level of approximately 1-200 keV. In one illustrative embodiment, the dopant material and energy level of the implant process are selected such that the dopant materials are implanted for a depth of approximately 5-50 nm into the original thickness of the metal seed layer


38


. This results in the implant regions


52


(see

FIG. 2E

) being formed in the metal seed layer


38


above the field areas


31


of the device. The implant regions


52


may have a thickness


54


that ranges from approximately 5-50 nm. The implant regions


52


are not shown in

FIG. 2D

for purposes of clarity.




The implant process described above may be performed in all desired areas of a wafer, e.g., in essentially all of the field areas


31


.

FIG. 2F

is a plan view of an illustrative wafer


60


comprised of a plurality of production die


62


. The metal seed layer


38


, e.g., the copper seed layer, is typically deposited across the entire surface of the wafer


60


, although the copper seed layer


38


is not depicted in FIG.


2


F. Using traditional electroplating techniques, a plurality of conductive clamps (not shown) are positioned in contact with the copper seed layer


38


such that a current may be passed through the copper seed layer


38


during the electroplating process. In

FIG. 2F

, a plurality of illustrative contact areas


64


for such conductive clamps are schematically depicted. During the implant process described above, the copper seed layer


38


within such contact areas


64


would not be implanted with the dopant material. Of course, as will be recognized by those skilled in the art, the illustrative contact areas


64


are only representative in nature. That is, the size, shape, number and location of such contact areas


64


may vary depending upon the particular type of electroplating equipment employed.




After the ion implant process is completed, a bulk metal layer


70


, e.g., a bulk copper layer


70


, may be formed in the features


32


,


35


in the patterned layer of insulating material


33


by performing known electroplating or electroless processes. The bulk metal may also be comprised of copper, platinum, nickel, tantalum, tungsten, cobalt, silver or gold. Note that, due to the ion implant regions


52


in the metal seed layer


38


, little or no metal is formed above the field regions


31


of the device. Although the wider feature


35


will still take longer to fill than the smaller feature


32


, less excess metal will be generated above the features


32


and the field areas


31


. As a result, subsequent chemical mechanical polishing processes may be performed in a more efficient manner.

FIG. 2H

is a depiction of the device after a CMP process has been performed to remove the excess metal and the barrier metal layer


36


from above the surface of the patterned insulating


33


. That is, CMP operations are performed until such time as the upper surface


71


of the conductive copper structures


73


is approximately planar with the upper surface


37


of the patterned layer of insulating material


33


. This process may be repeated layer after layer as the wiring pattern for the device is formed in multiple levels of insulating material. Moreover, the present invention may be employed with a variety of different techniques for forming such conductive interconnections, e.g. single damascene, dual damascene, etc.




The present invention is generally directed to various methods of using ion implantation techniques to control various metal formation processes. In one illustrative embodiment, the method comprises forming a metal seed layer above a patterned layer of insulating material, the patterned layer of insulating material defining a plurality of field areas, deactivating at least a portion of the metal seed layer in areas where the metal seed layer is positioned above at least some of the field areas, and performing a deposition process to deposit a metal layer above the metal seed layer. In some embodiments, the metal seed layer may be comprised of copper, platinum, nickel, tantalum, tungsten, cobalt, silver or gold. In further embodiments, an ion implant process may be performed to deactivate portions of the metal seed layer. The implanted ions may be comprised of nitrogen, carbon, silicon or hydrogen.




In another illustrative embodiment, the method comprises forming a copper seed layer above a patterned layer of insulating material, the patterned layer of insulating material defining a plurality of field areas, implanting ions into areas of the copper seed layer positioned above at least some of the field areas, and performing an electroplating process to deposit copper above the copper seed layer. In other embodiments, an electroless plating process may be performed to deposit copper above the copper seed layer.




In yet another illustrative embodiment, the system comprises a stencil mask implant tool for implanting ions into selected areas of a metal seed layer formed above a patterned layer of insulating material that defines a plurality of field areas, the ions being implanted into areas of the metal seed layer positioned above at least some of the field areas. In some embodiments, the metal seed layer may be comprised of copper, platinum, nickel, tantalum, tungsten, cobalt, etc.




The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.



Claims
  • 1. A method, comprising:forming a metal seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; deactivating at least a portion of said metal seed layer by implanting ions in said metal seed layer only in areas where said metal seed layer is positioned above at least some of said plurality of field areas; and performing a deposition process to deposit a metal layer above said metal seed layer after said ions have been implanted.
  • 2. The method of claim 1, wherein forming said metal seed layer comprises performing at least one of a physical vapor deposition process and a chemical vapor deposition process to form said metal seed layer.
  • 3. The method of claim 1, wherein forming said metal seed layer comprises forming said metal seed layer to a thickness that ranges from approximately 50-250 nm.
  • 4. The method of claim 1, wherein said step of implanting ions is performed by implanting ions through a reticle that is not in contact with said metal seed layer.
  • 5. The method of claim 1, wherein implanting ions into said areas of said metal seed layer comprises implanting ions composed of at least one of nitrogen, carbon, silicon and hydrogen into said areas of said metal seed layer.
  • 6. The method of claim 1, wherein implanting ions into said areas of said metal seed layer comprises implanting ions at a dopant dose of approximately 1e13-1e21 ions/cm2 into said areas of said metal seed layer.
  • 7. The method of claim 1, wherein implanting ions into said areas of said metal seed layer comprises implanting ions at an implant energy level that ranges from approximately 1-200 keV into said areas of said metal seed layer.
  • 8. The method of claim 1, wherein performing a deposition process to deposit said metal layer above said metal seed layer comprises performing an electroplating process to deposit said metal layer above said metal seed layer.
  • 9. The method of claim 8, wherein performing an electroplating process to deposit metal above said metal seed layer comprises positioning said metal seed layer in an electroplating bath and passing a current through said metal seed layer.
  • 10. The method of claim 1, wherein performing a deposition process to deposit said metal layer above said metal seed layer comprises performing an electroless process to deposit said metal layer above said metal seed layer.
  • 11. The method of claim 10, wherein performing an electroless process to deposit said metal layer above said metal seed layer comprises positioning said metal seed layer in a electrolytic solution without applying an external voltage to said metal seed layer.
  • 12. The method of claim 1, further comprising performing a chemical mechanical polishing process to remove at least said metal seed layer from above said field areas.
  • 13. The method of claim 1, wherein said metal seed layer is formed above a previously formed barrier metal layer formed above said patterned layer of insulating material.
  • 14. The method of claim 1, wherein implanting ions into said metal seed layer comprises implanting said ions into said metal seed layer to form an implant region in said metal seed layer comprised of said implanted ions.
  • 15. The method of claim 14, wherein implanting ions into said metal seed layer comprises implanting said ions into said metal seed layer to form an implant region in said metal seed layer comprised of said implanted ions, said implant region having a depth that ranges from approximately 5-50 nm.
  • 16. The method of claim 1, wherein said metal seed layer is comprised of at least one of copper, platinum, nickel, tungsten tantalum, cobalt, silver and gold.
  • 17. The method of claim 1, wherein said metal layer deposited above said metal seed layer is comprised of at least one of copper, platinum, nickel, tungsten, tantalum, cobalt, silver and gold.
  • 18. A method, comprising:forming a copper seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; deactivating at least a portion of said copper seed layer by implanting ions in said copper seed layer only in areas where said copper seed layer is positioned above at least some of said plurality of field areas; and performing an electroplating process to deposit copper above said copper seed layer after said ions have been implanted.
  • 19. The method of claim 18, wherein formning said copper seed layer comprises performing a physical vapor deposition process to form said copper seed layer.
  • 20. The method of claim 18, wherein forming said copper seed layer comprises forming said copper seed layer to a thickness that ranges from approximately 5-250 nm.
  • 21. The method of claim 18, wherein said step of implanting ions is performed by implanting ions through a reticle that is not in contact with said metal seed layer.
  • 22. The method of claim 18, wherein implanting ions into said areas of said copper seed layer comprises implanting ions comprised of at least one of nitrogen, carbon, silicon and hydrogen into said areas of said copper seed layer.
  • 23. The method of claim 18, wherein implanting ions into said areas of said copper seed layer comprises implanting ions at a dopant dose of approximately 1e13-1e21 ions/cm2 into said areas of said copper seed layer.
  • 24. The method of claim 18, wherein implanting ions into said areas of said copper seed layer comprises implanting ions at an implant energy level that ranges from approximately 1-200 keV into said areas of said copper seed layer.
  • 25. The method of claim 18, wherein performing an electroplating process to deposit copper above said copper seed layer comprises positioning said copper seed layer in an electroplating bath and passing a current through said copper seed layer.
  • 26. The method of claim 18, further comprising performing a chemical mechanical polishing process to remove at least said copper seed layer from above said field areas.
  • 27. The method of claim 18, wherein said copper seed layer is formed above a previously formed barrier metal layer formed above said patterned layer of insulating material.
  • 28. The method of claim 18, wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprised of said implanted ions.
  • 29. The method of claim 28, wherein said copper seed layer has a deposited thickness and wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprised of said implanted ions, said implant region having a depth that ranges from approximately 5-50 nm.
  • 30. A method, comprising:forming a copper seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; deactivating at least a portion of said copper seed layer be implanting ions in said copper seed layer only in areas where said copper seed layer is positioned above at least some of said plurality of field areas; and performing an electroless process to deposit copper above said copper seed layer after said ions have been implanted.
  • 31. The method of claim 30, wherein forming said copper seed layer comprises performing a physical vapor deposition process to form said copper seed layer.
  • 32. The method of claim 30, wherein forming said copper seed layer comprises forming said copper seed layer to a thickness that ranges from approximately 50-250 nm.
  • 33. The method of claim 30, wherein said step of implanting ions is performed by implanting ions through a reticle that is not in contact with said metal seed layer.
  • 34. The method of claim 30, wherein implanting ions into said areas of said copper seed layer comprises implanting ions comprised of at least one of nitrogen, carbon, silicon and hydrogen into said areas of said copper seed layer.
  • 35. The method of claim 30, wherein implanting ions into said areas of said copper seed lay comprises implanting ions at a dopant dose of approximately 1e13-1e21 ions/cm2 nm into said areas of said copper seed layer.
  • 36. The method of claim 30, wherein implanting ions into said areas of said copper seed layer comprises implanting ions at an implant energy level that ranges from approximately 1-200 keV into said areas of said copper seed layer.
  • 37. The method of claim 30, wherein performing an electroless process to deposit copper above said copper seed layer comprises positioning said copper seed layer in an electrolytic solution without applying an external voltage to said copper seed layer.
  • 38. The method of claim 30, further comprising performing a chemical mechanical polishing process to remove at least said copper seed layer from above said field areas.
  • 39. The method of claim 30, wherein said copper seed layer is formed above a previously formed barrier metal layer formed above said patterned layer of insulating material.
  • 40. The method of claim 30, wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprises of said implanted ions.
  • 41. The method of claim 40, wherein said copper seed layer has a deposited thickness and wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprised of said implanted ions, said implant region having a depth that ranges from approximately 5-50 nm.
  • 42. A method, comprising:forming a metal seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; performing an ion implant process through a reticle that is not in contact with said metal seed layer to implant ions into said metal seed layer in areas where said meal seed layer is positioned above at least some of said plurality of field areas; and performing a deposition process to deposit a metal layer above said metal seed layer after said ion implant process is performed.
  • 43. The method of claim 42, wherein forming said metal seed layer comprises performing at least one of a physical vapor deposition process and a chemical vapor deposition process to form said metal seed layer.
  • 44. The method of claim 42, wherein forming said metal seed layer comprises forming said metal seed layer to a thickness that ranges from approximately 50-250 nm.
  • 45. The method of claim 42, wherein said ions are comprised of at least one of nitrogen, carbon, silicon and hydrogen.
  • 46. The method of claim 42, wherein said ion implant process is performed at a dopant dose of approximately 1e13-1e21 ions/cm2.
  • 47. The method of claim 42, wherein said ion implant process is performed at an implant energy level that ranges from approximately 1-200 keV.
  • 48. The method of claim 42, wherein said implanted ions cause deactivation of at least a top surface of said metal seed layer positioned above said field areas.
  • 49. The method of claim 49, wherein performing said deposition process to deposit said metal layer above said metal seed layer comprises performing an electroplating process to deposit said metal layer above said metal seed layer.
  • 50. The method of claim 49, wherein performing said electroplating process to deposit said metal layer above said metal seed layer comprises positioning said metal seed layer in an electroplating bath and passing a current through said metal seed layer.
  • 51. The method of claim 42, wherein performing a deposition process to deposit said metal layer above said metal seed layer comprises performing an electroless process to deposit said metal layer above said metal seed layer.
  • 52. The method of claim 51, wherein performing an electroless process to deposit said metal layer above said metal seed layer comprises positioning said metal seed layer in a electrolytic solution without applying an external voltage to said metal seed layer.
  • 53. The method of claim 42, further comprising performing a chemical mechanical polishing process to remove at least said metal seed layer from above said field areas.
  • 54. The method of claim 42, wherein said metal seed layer is formed above a previously formed barrier metal layer formed above said patterned layer of insulating material.
  • 55. The method of claim 42, when performing said ion implant process to implant ions comprises performing said ion implant process to implant said ions to form an implant region only in said areas where said metal seed layer positioned above said field areas.
  • 56. The method of claim 42, wherein said implant region has a depth that ranges from approximately 5-50 nm.
  • 57. The method of claim 42, wherein said metal seed layer is comprised of at least one of copper, platinum, nickel, tungsten, tantalum, cobalt, silver and gold.
  • 58. The method of claim 42, wherein said metal layer deposited above said metal seed layer is comprised of at least one of copper, platinum, nickel, tungsten, tantalum, cobalt, silver and gold.
  • 59. A method, comprising:forming a copper seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; performing an ion implant process through a reticle that is not in contact with said metal seed layer to implant ions into said copper seed layer in areas where said copper seed layer is positioned above at least some of said plurality of field areas; and performing an electroplating process to deposit copper above said copper seed layer after said ion implant process is performed.
  • 60. The method of claim 59, wherein forming said copper seed layer comprises performing a physical vapor deposition process to form said copper seed layer.
  • 61. The method of claim 59, wherein forming said copper seed layer comprises forming said copper seed layer to a thickness that ranges from approximately 50-250 nm.
  • 62. The method of claim 59, wherein said ions are comprised of at least one of nitrogen, carbon, silicon and hydrogen.
  • 63. The method of claim 59, wherein said ion implant process is performed at a dopant dose of approximately 1e13-1e21 ions/cm2.
  • 64. The method of claim 59, wherein said ion implant process is performed at an implant energy level that ranges from approximately 1-200 keV.
  • 65. The method of claim 59, wherein performing an electroplating process to deposit copper above said copper seed layer comprises positioning said copper seed layer in an electroplating bath and passing a current through said copper seed layer.
  • 66. The method of claim 59, further comprising performing a chemical mechanical polishing process to remove at least said copper seed layer from above said field areas.
  • 67. The method of claim 59, wherein said copper seed layer is formed above a previously formed barrier metal layer formed above said patterned layer of insulating material.
  • 68. The method of claim 59, wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprised of said implanted ions.
  • 69. The method of claim 59, wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprised of said implanted ions, said implant region having a depth that ranges from approximately 5-50 nm.
  • 70. A method, comprising:forming a copper seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; performing an ion implant process through a reticle that is not in contact with said copper seed layer to implant ions into said copper seed layer in areas where said copper seed layer is positioned above at least some of said plurality of field areas to thereby form implant regions in said copper seed layer positioned above said field areas; and performing an electroplating process to deposit copper above said copper seed layer after said ion implant process is performed.
  • 71. The method of claim 70, wherein forming said copper seed layer comprises performing a physical vapor deposition process to form said copper seed layer.
  • 72. The method of claim 70, wherein forming said copper seed layer comprises forming said copper seed layer to a thickness that ranges from approximately 50-250 nm.
  • 73. The method of claim 70, wherein said ions are comprised of at least one of nitrogen, carbon, silicon and hydrogen.
  • 74. The method of claim 70, wherein said ion implant process is performed at a dopant dose of approximately 1e13-1e21 ion/cm2.
  • 75. The method of claim 70, wherein said ion implant process is performed at an implant energy level that ranges from approximately 1-200 keV.
  • 76. The method of claim 70, wherein performing an electroplating process to deposit copper above said copper seed layer comprises positioning said copper seed layer in an electroplating bath and passing a current through said copper seed layer.
  • 77. The method of claim 70, further comprising performing a chemical mechanical polishing process to remove at least said copper seed layer from above said field areas.
  • 78. The method of claim 70, wherein said copper seed layer is formed above a previously formed barrier metal layer formed above said patterned layer of insulating material.
  • 79. The method of claim 70, wherein implant regions in said copper seed layer have a depth that ranges from approximately 5-50 nm.
  • 80. A method, comprising:forming a barrier metal layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; depositing a copper seed layer above said barrier metal layer; performing an ion implant process through a reticle that is not in contact with said copper seed layer to implant ions into said copper seed layer in areas where said copper seed layer is positioned above at least some of said plurality of field areas, said implant ions being selected from the group consisting of nitrogen, carbon, silicon and hydrogen; and performing an electroplating process to deposit copper above said copper seed layer after said ion implant process is performed.
  • 81. The method of claim 80, wherein depositing said copper seed layer comprises performing a physical vapor deposition process to deposit said copper seed layer.
  • 82. The method of claim 80, wherein depositing said copper seed layer comprises depositing said copper seed layer to a thickness that ranges from approximately 50-250 nm.
  • 83. The method of claim 80, wherein said ion implant process is performed at a dopant dose of approximately 1e13-1e21 ions/cm2.
  • 84. The method of claim 80, wherein said ion implant process is performed at an implant energy level that ranges from approximately 1-200 keV.
  • 85. The method of claim 80, wherein performing an electroplating process to deposit copper above said copper seed layer comprises positioning said copper seed layer in an electroplating bath and passing a current through said copper seed layer.
  • 86. The method of claim 80, further comprising performing a chemical mechanical polishing process to remove at least said copper seed layer from above said field areas.
  • 87. The method of claim 80, wherein implanting ions into said copper seed layer comprises implanting said ions into said cooper seed layer to form an implant region in said copper seed layer comprised of said implanted ions.
  • 88. The method of claim 80, wherein implanting ions into said copper seed layer comprises implanting said ions into said copper seed layer to form an implant region in said copper seed layer comprised of said implanted ions, said implant region having a depth that ranges from approximately 5-50 nm.
  • 89. A method, comprising:forming a copper seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field area; performing an ion implant process through a reticle that is not in contact with said copper seed layer to implant ions into said copper seed layer only in areas where said copper seed layer is positioned above at least some of said plurality of field areas; and performing an electroless process to deposit copper above said copper seed layer after said ion implant process is performed.
  • 90. A method, comprising:forming a copper seed layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; performing an ion implant process through a reticle that is not in contact with said cooper seed layer to implant ions into said copper seed layer only in areas where said copper seed layer is positioned above at least some of said plurality of field areas to thereby form implant regions in said copper seed layer positioned above said field areas; and performing an electroless process to deposit copper above said copper seed layer after said ion implant process is performed.
  • 91. A method, comprising:forming a barrier metal layer above a patterned layer of insulating material, said patterned layer of insulating material defining a plurality of field areas; depositing a copper seed layer above said barrier metal layer; performing an ion implant process through a reticle that is not in contact with said copper seed layer to implant ions into said copper seed layer only in areas where said copper seed layer is positioned above at least some of said plurality of field areas, said implant ions being selected from the group consisting of nitrogen, carbon, silicon and hydrogen; and performing an electroless process to deposit copper above said copper seed layer after said ion implant process is performed.
US Referenced Citations (10)
Number Name Date Kind
5907789 Komatsu May 1999 A
6015749 Liu et al. Jan 2000 A
6268291 Andricacos et al. Jul 2001 B1
6297155 Simpson et al. Oct 2001 B1
6376370 Farrar Apr 2002 B1
6518184 Chambers et al. Feb 2003 B1
6534865 Lopatin et al. Mar 2003 B1
20020019131 Ohtsuka et al. Feb 2002 A1
20020076925 Marieb et al. Jun 2002 A1
20020115292 Andricacos et al. Aug 2002 A1
Non-Patent Literature Citations (2)
Entry
Shibata et al., “Lithography-less Ion Implantation Technology for Agile Fab,” ULVAC Confidential.
Shibata et al., “Stencil Mask Ion Implantation Technology for High Performance MOSFETs,” 2000 IEEE.