Claims
- 1. A method for customizing or repairing an integrated circuit comprising:
- providing a substrate in which circuit elements have been formed, said circuit elements having a plurality of contact points provided at an upper surface of said substrate;
- depositing an insulative layer over the upper surface of said substrate;
- depositing a first photoresist layer over said insulative layer;
- exposing said first photoresist layer to define first via locations in the insulative layer for connecting at least one of said possible contact points to a patterned interconnect layer;
- developing and removing portions of the first photoresist layer at said first via locations, etching the insulative layer to a partial depth at said first via locations, removing remaining portions of said photoresist layer, and depositing a second photoresist layer over said insulative layer;
- selectively exposing said second photoresist layer to define second via locations; and
- developing and removing portions of the second photoresist layer at said second via locations, and etching the insulative layer to uncover desired contact points within said insulative layer.
- 2. The method of claim 1, wherein the exposing to define said first via locations is performed by exposure through a photomask, wherein said first via locations are possible via locations and said second via locations are desired via locations.
- 3. The method of claim 1, wherein the exposing to define said first via locations is performed by exposure through a photomask, wherein said first via locations are desired via locations and said second via locations are possible via locations.
- 4. The method of claim 1, wherein the exposing to define said second via locations is performed with a targeting energy beam, wherein said first via locations are possible via locations and said second via locations are desired via locations.
- 5. The method of claim 4, wherein said targeting energy beam is a laser.
- 6. The method of claim 5, wherein said first via locations are desired via locations and said second via locations are possible via locations.
- 7. The method of claim 1, wherein the exposing to define said first via locations is performed with a targeting energy beam, wherein said first via locations are desired via locations and said second via locations are possible via locations.
- 8. The method of claim 1, wherein said first via locations are desired via locations and said second via locations are possible via locations.
- 9. The method of claim 1, wherein said second via locations are partially etched to create two-step vias, wherein said first via locations are possible via locations and said second via locations are desired via locations.
- 10. The method of claim 1, wherein said first via locations are possible via locations and said second via locations are desired via locations.
- 11. A method for customizing or repairing an integrated circuit comprising:
- providing a substrate in which circuit elements have been formed, said circuit elements having a plurality of possible contact points provided at an upper surface of said substrate;
- depositing an insulative layer over the upper surface of said substrate;
- depositing a first photoresist layer over said insulative layer;
- exposing said first photoresist layer to define desired via locations in the insulative layer for connecting at least one of said possible contact points to a patterned interconnect layer;
- developing and removing portions of the first photoresist layer at said desired via locations, and depositing a second photoresist layer over said first photoresist layer;
- selectively exposing said second photoresist layer to define possible via locations; and
- developing and removing portions of the second photoresist layer at said possible via locations, and etching the insulative layer to uncover possible contact points at said desired via locations within said insulative layer.
- 12. The method of claim 11, wherein the exposing to define said possible via locations is performed by exposure through a photomask.
- 13. The method of claim 11, wherein the exposing to define said desired via locations is performed with a targeting energy beam.
- 14. The method of claim 13, wherein said targeting energy beam is a laser.
- 15. The method of claim 11, further comprising the step of hardening the remaining portions of said first photoresist layer before the step of depositing said second photoresist layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a divisional application of U.S. patent application Ser. No. 08/879,543, filed Jun. 20, 1997, which is a continuation-in-part application of U.S. patent application Ser. No. 08/823,777, filed Mar. 24, 1997, now U.S. Pat. No. 5,840,627.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60-249347 |
Dec 1985 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
879543 |
Jun 1997 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
823777 |
Mar 1997 |
|