Claims
- 1. A method of forming an interconnect structure, comprising the steps of:
depositing a barrier diffusion layer over a conductive layer; depositing a first dielectric material over the barrier diffusion layer to form a first dielectric layer, the first dielectric material being an organic low k dielectric material; etching the first dielectric layer to form a slot via in the first dielectric layer, the slot via extending with a slot length in a first direction within the first dielectric layer; depositing a second dielectric material in the slot via and over the first dielectric layer to form a second dielectric layer over the slot via and the first dielectric layer, the second dielectric material being an inorganic dielectric material; and simultaneously etching the slot via and the second dielectric layer such that a feature is formed that extends within the second dielectric layer in a second direction that is normal to the first direction, and at least a portion of the slot via is etched, the feature having a width in the second direction that is less than the slot length, with the entire width of the feature being over the slot via.
- 2. The method of claim 1, wherein the organic low k dielectric material is selected from at least one of Silk, benzocyclobutene, Nautilus, FLARE, and Teflon.
- 3. The method of claim 2, wherein the inorganic dielectric material is selected from at least one of silicon dioxide, methyl silsesquioxane (MSQ), hydrogen silsesquioxane (HSQ), and fluorine tetraethylorthosilicate (FTEOS).
- 4. The method of claim 3, wherein the step of etching the first dielectric layer includes etching with at least one of N2/H2 and O2/N2/Ar.
- 5. The method of claim 4, wherein the step of simultaneously etching the slot via and the second dielectric layer includes etching with C4F8/Ar/CO or CHF3/CO/Ar.
- 6. The method of claim 5, further comprising depositing conductive material simultaneously in the slot via and the feature.
- 7. The method of claim 6, wherein the conductive material is copper.
- 8. The method of claim 2, wherein the step of etching the first dielectric layer includes etching with at least one of N2/H2 and O2/N2/Ar.
- 9. The method of claim 1, wherein the inorganic dielectric material is selected from at least one of silicon dioxide, methyl silsesquioxane (MSQ), hydrogen silsesquioxane (HSQ), and fluorine tetraethylorthosilicate (FTEOS).
- 10. The method of claim 1, wherein the diffusion barrier layer comprises an anti-reflective coating.
- 11. A method of forming an interconnect structure comprising:
forming a diffusion barrier layer on a conductive layer; forming a first dielectric layer on the diffusion barrier layer, dielectric material in the first dielectric layer being an organic dielectric material; forming a slot via in the first dielectric layer, the slot via having a width and a length extending in a first direction in the plane of the first dielectric layer; depositing a second dielectric layer on the first dielectric layer and in the slot via, wherein dielectric material in the second dielectric layer is an inorganic dielectric material; simultaneously etching in the second dielectric layer and in the slot via to form a trench having a width and a length extending in a second direction in the plane of the second dielectric layer, and a via in the first dielectric layer, wherein: the first and second directions are substantially normal to one another, the width of the trench is less than the length of the slot via, and the etched via has a width substantially equal to the width of the line and is substantially entirely under the line; and filling the via and the trench with conductive material.
- 12. The method of claim 11, wherein the organic dielectric material is selected from at least one of SILK, benzocyclobutene, Nautilus, FLARE, and Teflon.
- 13. The method of claim 12, wherein the inorganic dielectric material is selected from at least one of silicon dioxide, methyl silsesquioxane (MSQ), hydrogen silsesquioxane (HSQ), and fluorine tetraethylorthosilicate (FTEOS).
- 14. The method of claim 13, wherein the step of forming a slot via includes etching the inorganic dielectric material with at least one of N2/H2 and O2/N2/Ar.
- 15. The method of claim 14, wherein the step of simultaneously etching in the second dielectric layer and in the slot via includes etching with C4F8/Ar/CO or CHF3/CO/Ar.
- 16. The method of claim 15, wherein the conductive material is copper.
- 17. The method of claim 11, wherein the diffusion barrier layer comprises an anti-reflective coating.
- 18. An interconnect structure comprising:
a diffusion barrier layer on a conductive layer; a first dielectric layer comprising an organic dielectric material on the diffusion barrier layer; a patterned slot extending in a first direction in the first dielectric layer; a second dielectric layer over the first dielectric layer, the second dielectric layer comprising an inorganic dielectric material, with some of the inorganic dielectric material being in the first dielectric layer within the patterned slot; a conductive stud within a via formed in the patterned slot of the first dielectric layer; and a conductive line formed in the second dielectric layer and extending in a second direction normal to the first direction, the conductive line and the conductive stud having substantially the same width, with substantially the entire width of the conductive stud being located directly beneath the conductive line.
- 19. The structure of claim 18, wherein the organic dielectric material is selected from at least one of SILK, benzocyclobutene, Nautilus, FLARE, and Teflon.
- 20. The structure of claim 19, wherein the inorganic dielectric material is selected from at least one of silicon dioxide, methyl silsesquioxane (MSQ), hydrogen silsesquioxane (HSQ), and fluorine tetraethylorthosilicate (FTEOS).
- 21. The structure of claim 20, wherein the conductive line and the conductive stud are made of copper.
- 22. The structure of claim 21, wherein the diffusion barrier layer comprises an anti-reflective coating.
RELATED APPLICATIONS
[0001] The present application contains subject matter related to subject matter disclosed in co-pending U.S. patent application Ser. No., ______ filed on ______ (our docket number 50432-028), and Ser. No., ______ filed on ______ (our docket number 50432-041).