This application claims priority from Korean Patent Application No. 10-2010-0103937 filed on Oct. 25, 2010 in the Korean Intellectual Property Office, and all the benefits accruing therefrom under 35 U.S.C. 119.
The inventive concept relates to the fabricating of semiconductor devices. In particular, the inventive concept relates to the forming of the gate structure and source and drain regions of a semiconductor device.
In a semiconductor device, a dielectric layer may be used as a gate insulating layer or a capacitor insulating layer of a transistor. In order for a dielectric layer to effectively function as a gate insulating layer or a capacitor insulating layer, the dielectric layer must have appropriate capacitance. The capacitance of a dielectric layer is proportional to the dielectric constant and area of the dielectric layer and is inversely proportional to the thickness of the dielectric layer. Providing the dielectric layer with a greater area to produce a semiconductor device having a higher capacitance is undesirable, however, because the greater area decreases the degree to which the semiconductor devices can be integrated. Thus, semiconductor devices tend to employ high-k dielectric layers.
Meanwhile, the fabricating of a semiconductor device typically may also entail the forming of an insulating layer, other than the aforementioned high-k dielectric layer, between the high-k dielectric layer and a substrate. However, the high temperature of a thermal process used to enhance the characteristics of the insulating layer may degrade the characteristics of the high-k dielectric.
According to one aspect of the inventive concept, there is provided a method of fabricating a semiconductor device, comprising: sequentially forming a first gate insulating layer and a second gate insulating layer on a substrate, forming a source and drain region including by implanting impurity ions into a region in the substrate and performing a first thermal process for activating the impurity ions, and forming a third gate insulating layer on the substrate after the first thermal process has been performed.
According to another aspect of the inventive concept, there is provided a method of fabricating a semiconductor device, comprising: sequentially forming a first gate insulating layer, a second gate insulating layer and a dummy gate electrode layer on a substrate, forming a source and drain region including by implanting impurity ions into a region in the substrate and performing a first thermal process to activate the impurity ions, removing the dummy gate electrode layer, and sequentially forming a third gate insulating layer and an electrically conductive gate electrode layer including directly over the area of the substrate from which the dummy gate electrode layer has been removed.
According to still another aspect of the inventive concept, there is provided a method of fabricating a semiconductor device, comprising: sequentially forming a first insulating layer, a second insulating layer, and a dummy electrode layer on a substrate as a stack structure, wherein the second insulating layer is of high-k dielectric material, implanting impurity ions into a region in the substrate using the stack structure as an ion implantation mask, heating the substrate to a temperature within a range of 800 to 1300° C. to activate the impurity ions, removing the dummy gate electrode layer, forming a third insulating layer on the first insulating layer after the heating of the substrate to activate the impurity ions has been completed and the dummy gate electrode layer has been removed, wherein the third insulating layer is also of high-k dielectric material, and forming an electrically conductive layer on the third insulating layer.
The above and other features and advantages of the inventive concept will become more apparent inform the detailed description of the preferred embodiments thereof made with reference to the attached drawings in which:
Various embodiments and examples of embodiments of the inventive concept will be described more fully hereinafter with reference to the accompanying drawings. In the drawings, the sizes and relative sizes and shapes of elements, layers and regions, such as implanted regions, shown in section may be exaggerated for clarity. In particular, the cross-sectional illustrations of the semiconductor devices and intermediate structures fabricated during the course of their manufacture are schematic. Also, like numerals are used to designate like elements throughout the drawings.
Other terminology used herein for the purpose of describing particular examples or embodiments of the inventive concept is to be taken in context. For example, the terms “comprises” or “comprising” when used in this specification specifies the presence of stated features or processes but does not preclude the presence or additional features or processes. The term “region in the substrate” may refer to a region of the substrate itself or a region of a layer, e.g., an SiGe layer, that has been formed in the substrate.
It will also be understood that when an element or layer is referred to as being “on” another element or layer, it can be directly on the other element or layer or intervening elements or layers may be present. In contrast, when an element or layer is referred to as being “directly on” another element or layer, there are no intervening elements or layers present.
A method of fabricating a semiconductor device according to the inventive concept will now be described with reference to
Referring first to
Subsequently, an ion implantation process for forming a well, adjusting a threshold voltage (VT), preventing a punch-through effect, or forming a channel stopper in a channel region may be performed.
Next, a first gate insulating layer 12, a second gate insulating layer 13, and a dummy gate electrode layer 14 are sequentially formed on the substrate 10. The first gate insulating layer 12 may be comprise a silicon oxide layer, a silicon nitride layer, or a silicon oxynitride layer and may be formed by a thermal oxidation process, or a deposition process such as chemical vapor deposition (CVD), physical vapor deposition (PVD) or atomic layer deposition (ALD).
The second gate insulating layer 13 is formed of a high-k dielectric material. In this example, the second gate insulating layer 13 is formed to a thickness of 5 Å or less. The second gate insulating layer 13 may consist of a single layer of a high-k dielectric material or may be a composite layer. In these respects, the second gate insulating layer 13 may include at least one material selected from the group consisting of hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate.
The dummy gate electrode layer 14 may be made of poly-Si, poly-SiGe, or doped poly-Si, and may be formed by a deposition process. In examples of this embodiment, the dummy gate electrode layer 14 has a thickness of 500 to 2000 Å, but the present embodiment is not limited to the forming of a dummy gate electrode layer to a thickness within such a range.
Referring to
Next, the photoresist pattern is removed and a halo region 30 is formed by implanting halo ions into the substrate 10 using the dummy gate stack 15 as an ion implantation mask. The halo ions may have a conductivity type opposite to that of an impurity ion forming a source and drain region.
Subsequently, a lightly doped source and drain region 31 is formed by implanting ions into the active region of the substrate 10 using the dummy gate stack 15 as an ion implantation mask. In the case of an NMOS, the lightly doped source and drain region 31 is formed by implanting an n-type impurity, e.g., phosphorus (P) or arsenic (As). In the case of a PMOS, the lightly doped source and drain region 31 is formed by implanting a p-type impurity, e.g., boron (B). The lightly doped source and drain region 31 may be formed to a depth less than that of the halo region 30 relative to the upper surface of the substrate 10.
In another example of the present embodiment, the forming of the halo region 30 and the forming of the lightly doped source and drain region 31 are skipped.
Referring to
Next, a heavily doped source and drain region 32 is formed by implanting impurity ions into the substrate using the gate stack and spacer 20 as an ion implantations mask.
A thermal process is subsequently performed to activate impurity ions of the heavily doped source and drain region 32. The thermal process may be rapid thermal annealing (RTA), spike rapid thermal annealing (SRTA), laser spike annealing (LSA) or a flash rapid thermal process (FRTP). In the case of RTA, the thermal process is performed at a temperature in a range of 800 to 900° C. In the case of SRTA, LAS, or FRTP, the thermal process is performed at a temperature in a range of 800 to 1300° C.
Furthermore, the first gate insulating layer 12 and the second gate insulating layer 13 of the dummy gate stack 15 are subjected to the thermal process. At this time, the first gate insulating layer 12 is supplied with oxygen by the second gate insulating layer 13 to remedy interfacial defects, thereby reducing the interface trap density (Dit) of the first gate insulating layer 12. However, the number of oxygen vacancies in the second gate insulating layer 13 increases as a result. Thus, the second gate insulating layer 13 is preferably formed to a thickness that allows the oxygen necessary for remedying the defects in the first gate insulating layer 12 to be supplied and yet, which thickness is small enough to prevent the second gate insulating layer 13 from deteriorating due to too many vacancies being formed therein. An exemplary thickness in these respects is one of 5 Å or less, as mentioned above.
Referring to
Next, a planarization process is performed until a top surface of the dummy gate electrode layer 14 is exposed. The planarization process may be a chemical mechanical polishing (CMP) or etch back process.
Subsequently, the dummy gate electrode layer 14 is removed. As a result, a recess is defined in the interlayer dielectric layer 40.
The dummy gate electrode layer 14 may be removed by a plasma-based dry etching process and/or a wet etching process employing a hydroxide solution. The plasma-based dry etching process is an etching method in which plasma is produced by ionizing source gas, and a substrate is etched by causing the plasma to collide with the substrate. In an example of the present embodiment in which the plasma-based dry etching process is employed, the source gas is a combination of NF3, HBr and Cl2. In examples of the present embodiment in which the wet etching process is employed, the dummy gate electrode layer 14 is treated in a high temperature aqueous solution of ammonium hydroxide or tetraalkyl ammonium hydroxide. However, the wet etching process that may be used is not limited to employing these particular hydroxide solutions.
Referring to
Next, a post nitridation annealing (PNA) process for supplying the third gate insulating layer 16 with nitrogen or a post deposition annealing (PDA) process for activating the third gate insulating layer 16 may be performed. In this embodiment, the PNA or PDA process are performed at a temperature of 800° C. or less to prevent the third gate insulating layer 16 from being thermally damaged.
Next, a first gate electrode layer 51 and a second gate electrode layer 52 are sequentially formed over the entire surface of the substrate 10. The first gate electrode layer 51 is a barrier layer made of titanium nitride (TiN) or tantalum nitride (TaN). The second gate electrode layer 52 is made of a metal such as tungsten (W), aluminum (Al), copper (Cu), titanium (Ti) or tantalum (Ta). The first and second gate electrode layers 51 and 52 may be formed by physical vapor deposition, sputtering, or chemical vapor deposition.
Referring to
According to this embodiment of the inventive concept, the third gate insulating layer 16 is formed after the heavily doped source and drain region 32 has been formed, specifically after a thermal process performed at 800° C. or higher for activating the impurity ions constituting the heavily doped source and drain region 32. Otherwise, the number of traps of the high-k dielectric material of the third gate insulating layer 16 would increase, due to the high temperature of the thermal process, to the point that essential characteristics of the high-k dielectric material would deteriorate.
Also, according to the present embodiment, the second gate insulating layer 13 is formed before the thermal process for activating the impurity ions constituting the heavily doped source and drain region 32. As a result, the thickness d1 of the sidewall of the composite gate insulating layer, consisting of high-k dielectric material, is less than the thickness d2 of the bottom wall thereof. In addition, the oxygen concentration of the second gate insulating layer 13 is smaller than that of the third gate insulating layer 16.
In the example described above, the first and second gate insulating layers 12 and 13 are thermally treated by the thermal process whose primary purpose is to activate the ions constituting the heavily doped source and drain region 32. However, in another example of this embodiment, the first and second gate insulating layers 12 and 13 may be subjected to a heat treatment dedicated to reduce the interface trap density (Dit) of the first gate insulating layer 12, and then the ions constituting the heavily doped source and drain region 32 can be activated by performing the above-described thermal process prior to the forming of the third gate insulating layer 16.
Another embodiment of a method of fabricating a semiconductor device according to the inventive concept will now be described with reference to
The initial part of the method is similar to that shown in and described with reference to
Referring to
The second gate insulating layer 13 may be removed by wet etching. For example, the second gate insulating layer 13 may be removed using an HF based etching solution. Note, according to this embodiment of the inventive concept, the first gate insulating layer 12 is formed more thickly than in the previously described embodiment because in this embodiment the second gate insulating layer 13 is removed.
The subsequent steps are similar to the corresponding steps described in connection with the previous embodiment, and thus will be only briefly described hereinafter. Referring to
Next, a post nitridation annealing (PNA) process for supplying the third gate insulating layer 16 with nitrogen or a post deposition annealing (PDA) process for activating the third gate insulating layer 16 may be performed. In these cases, the PNA or PDA process is performed at a temperature of 800° C. or less to prevent the third gate insulating layer 16 from being thermally damaged. Next, a first gate electrode layer 51 and a second gate electrode layer 52 are sequentially formed on the substrate 10 including over the third gate insulating layer 16.
Referring to
Still another embodiment of method of fabricating a semiconductor device according to the inventive concept will be described with reference to
The initial part of the method is similar to that shown in and described with reference to
Referring to
The use of crystallographic anisotropic etching causes the substrate 10 to be etched at different etching rates according to the crystal orientation of the plane delimiting the surface exposed to the etching solution. For example, if a horizontal plane of the substrate 10 includes a [100] crystalline orientation, a vertical plane of the substrate 10 includes a [110] crystalline orientation, and a diagonal plane of the substrate 10 includes a crystalline orientation, the substrate 10 is etched at varying rates in order of the horizontal plane having [100] crystalline orientation, the vertical plane having [110] crystalline orientation, and the diagonal plane having [111] crystalline orientation. Accordingly, the trench 60 formed by the crystallographic anisotropic etching may have a sigma-like profile adjacent the dummy gate stack, wherein the wall of the substrate 10 delimiting the side of the trench is chevron-shaped.
Referring to
Next, the SiGe epitaxial layer 62 is heavily doped with impurity ions, using an ion implantation process, and a thermal process for activating the impurity ions is performed. Alternatively, the SiGe epitaxial layer 62 may be heavily doped in situ, followed by the thermal process.
The subsequent steps are similar to the corresponding steps described in connection with the first embodiment, and thus will be only briefly described hereinafter. Referring to
Referring to
Referring to
Note, in the example of this embodiment described above with reference to
Finally, embodiments of the inventive concept have been described above in detail. The inventive concept may, however, be embodied in many different forms and should not be construed as being limited to those described above. Rather, these embodiments and examples thereof were described so that this disclosure is thorough and complete, and fully conveys the inventive concept to those skilled in the art. Thus, the true spirit and scope of the inventive concept is not limited by the embodiments described above but by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2010-0103937 | Oct 2010 | KR | national |