Claims
- 1. A method of forming a shielded interconnect in a substrate covered with a stack, the method comprising the steps of:
forming an opening in the stack of the substrate; depositing a first conductive layer over the stack; depositing a first dielectric layer over the first conductive layer; depositing a second conductive layer over the first dielectric layer, and polishing the substrate until at least a portion of the stack is exposed.
- 2. The method of claim 1, further comprising depositing a barrier layer between the first dielectric layer and the second conductive layer.
- 3. The method of claim 1, wherein the step of forming an opening includes patterning a trench for a core damascene metal stack.
- 4. The method of claim 1, wherein the step of forming an opening includes forming a trench having a bottom portion and two sidewalls, wherein the thickness of the first conductive layer in the bottom portion and two sidewalls is substantially the same.
- 5. The method of claim 1, wherein the step of depositing a first conductive layer includes depositing at least one of a metal and metal alloy, formed by sputtering, plasma vapor deposition (PVD), and/or chemical vapor deposition (CVD).
- 6. The method of claim 1, wherein the step of depositing a first conductive layer includes depositing a conductive shield layer having a thickness in the range of 50 to 500 nanometers.
- 7. The method of claim 1, wherein the step of depositing the first dielectric layer includes depositing a layer comprising at least one of silicon, oxide, nitride, and carbide layers.
- 8. The method of claim 1, wherein the step of depositing the first dielectric layer includes depositing an insulation layer having a thickness in the range of 10 to 500 nanometers.
- 9. The method of claim 1, wherein the step of depositing the second conductive layer includes depositing a core layer comprising copper.
- 10. The method of claim 1, wherein said stack further comprises a first hard mask layer located under the first conductive layer, a second dielectric layer located under the first hard mask layer, a second hard mask layer located under the second dielectric layer, and a third dielectric layer located under the second hard mask layer.
- 11. The method of claim 10, wherein the step of polishing the substrate comprises exposing at least one of the second dielectric layer or the first hard mask layer of the substrate.
- 12. The method of claim 1, further comprising confining the first dielectric layer and second conductor layer to within the opening in the stack of the substrate.
- 13. A shielded interconnect formed in a substrate covered with a stack comprising, the shielded interconnect being manufactured by a method comprising the steps of:
forming an opening in the stack of the substrate; depositing a first conductive layer over the stack; depositing a dielectric layer over the first conductive layer; depositing a second conductive layer over the dielectric layer, and polishing the substrate until at least a portion of the stack is exposed.
- 14. A shielded interconnect of a substrate covered with a stack comprising an opening, the shielded interconnect comprising:
a first conductive layer deposited in the opening of the stack; a dielectric layer deposited over the first conductive layer; and a second conductive layer deposited over the dielectric layer, wherein at least a portion of the stack is exposed.
- 15. The shielded interconnect of claim 14, further comprising a barrier layer deposited between the dielectric layer and the second conductive layer.
- 16. The shielded interconnect of claim 14, wherein the opening comprises a trench patterned in the stack for a core damascene metal stack.
- 17. The shielded interconnect of claim 14, wherein the opening is defined by a bottom portion and two sidewalls, and wherein the thickness of the first conductive layer in the bottom portion and two sidewalls is substantially the same.
- 18. The shielded interconnect of claim 14, wherein the first conductive layer comprises at least one of a metal and metal alloy, formed by sputtering, plasma vapor deposition (PVD), and/or chemical vapor deposition (CVD).
- 19. The shielded interconnect of claim 14, wherein the exposed portion includes at least one of a dielectric layer or a hard mask layer of the substrate.
- 20. The shielded interconnect of claim 14, wherein the dielectric layer and second conductor layer are confined to within the opening in the stack of the substrate.
Parent Case Info
[0001] This application claims priority to U.S. provisional patent application entitled “SHIELDED IC INTERCONNECTS”, having application Ser. No. 60/230,729, and filed on Sep. 7, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60230729 |
Sep 2000 |
US |