The present invention relates to semiconductors, and more particularly to a method of forming a gate contact.
Group III-V semiconductor transistors, such as high electron mobility transistors (HEMTs), require smaller gate contact lengths (Lg) (less than 40 nm) and low gate contact resistance (Rg) for high frequency operation. However the smaller gate contact size normally associates with higher gate resistance (Rg) due to the smaller physical dimensions of gate contact length. Historically, fabrication of a T-shaped gate contact (T-gate contact) approach has been implemented in the industry for group III to V semiconductor transistors. The T-shaped gate contact employs a small gate contact portion and a larger top contact portion, referred to as a wing. The purpose of the larger top contact portion (wing) is to increase the cross sectional area of gate (to lower the Rg) while maintaining the smaller gate length (lower Lg). However, when the T-gate is scaled down to smaller gate contact sizes (less than or equal to 40 nm), the wing contact portion size scales down proportionally and has smaller dimensions.
Some techniques have been employed to form gate contacts with smaller gate contact portion size with larger wing contact portions. One of the techniques employed to form gate contacts with smaller gate contact portion sizes with larger wing contact portions involves using two separate exposure/development steps and two separate metalization steps. The gate contact is formed in the first resist exposure, development, and metallization processing step, and the wing contact portion in the second resist exposure, development, and metallization processing step. This process would allow the wing to be sized to many selective wing sizes. However the disadvantages are that the registration of the wing contact portion to the gate contact portion can be misaligned. Furthermore, the increased number of processing steps to achieve the results will lower the total gate yield when dealing with gate sizes of 40 nm or smaller. The number of processing steps will also effectively increase the length of processing time and cost.
Another technique is to use a two step resist exposure process of exposing and developing a resist of a wing contact portion first and then exposing and developing a resist of a gate contact portion. However there can be misalignment of wing contact portion to gate contact portion registration, and the gate size control/uniformity can degrade by wing dose contribution to the gate dose.
A third technique is to use multiple layers of resist, and use a set of developers. Each developer specifically develops each resist layer individually. This allows the wing size to be developed for longer time resulting in a larger wing. However, each of the resist layers needs to be developed completely, so that the next developer can develop the next layer correctly. Any resist not completely developed away will prevent the next developer from opening the resist for the next layer. Additionally, the different resists can form an inter-mixed layer which can be difficult to develop out completely by any of the developers.
In accordance with an aspect of the invention, a method is provided for forming a gate contact for a compound semiconductor device. The method comprises depositing a first photoresist material layer over a substrate and depositing a second photoresist material layer over the first photoresist material layer. The second photoresist material layer has a higher sensitivity to a photoresist development process than the first photoresist material layer. The method further comprises performing a photoresist development process to form a first via in the first photoresist material layer and a second larger via, overlying the first via, in the second photoresist material layer, performing a first conductive material deposition process to form a gate contact having a gate contact portion formed in the first via in contact with the substrate and a wing contact portion disposed over and in contact with the gate contact portion in the second larger via, and stripping a conductive material layer that results from the first conductive material deposition process from the second photoresist material layer. The method also comprises performing etching process to remove additional portions of the second photoresist material layer from the second larger via to laterally extend the second larger via, and performing a second conductive material deposition process to form an outer wing contact portion to increase the cross-sectional area of the wing contact portion, while maintaining the length of the gate contact portion.
In another aspect of the invention, a method for forming a compound semiconductor device is provided. The method comprises depositing a first photoresist material layer over a substrate, and depositing a second photoresist material layer over the first photoresist material layer. The second photoresist material layer has a higher sensitivity to a photoresist development process than the first photoresist material layer. The method further comprises performing an electron beam lithography process to form a first via in the first photoresist material layer and a second larger via, overlying the first via, in the second photoresist material layer, depositing a first conductive material to form a gate contact having a gate contact portion formed in the first via in contact with the substrate and a wing contact portion located over and in contact with the gate contact portion in the second larger via, and stripping a conductive material layer that results from the depositing the first conductive material from the second photoresist material layer. The method further comprises performing an oxygen O2 plasma process to remove additional portions of the second photoresist material layer from the second larger via to laterally extend the second larger via, and evaporating and depositing a second conductive material to form an outer wing contact portion to increase the cross-sectional area of the wing contact portion, while maintaining the length of the gate contact portion, wherein the length of the gate contact portion is selected to provide a desired operating frequency and the cross-sectional area of the wing contact portion is selected to provide a desired gate contact resistance without deleterious effects on the desired operating frequency.
In accordance with yet another aspect of the invention, a compound semiconductor device is provided that comprises a substrate and a gate contact having a gate contact portion in contact with the substrate and a wing contact portion disposed over and in contact with the gate contact portion. The wing contact portion has an inner wing contact portion and an outer wing portion, wherein the outer wing contact portion increases the cross-sectional area of the wing contact portion, while maintaining the length of the gate contact portion. The length of the gate contact portion is selected to provide a desired operating frequency and the cross-sectional area of the wing contact portion is selected to provide a desired gate contact resistance without deleterious effects on the desired operating frequency.
The present disclosure provides for a method of forming a gate contact for a compound semiconductor device, such as a high electron mobility transistor (HEMT). A compound semiconductor device includes two different atomic elements in each layer of the semiconductor device. For example, the semiconductor device can have semiconductor layers formed from Group III-V semiconductor materials, such as Gallium Nitride (GaN), Gallium Arsenide (GaAs), Indium Phosphide (InP) or other compound semiconductor. The gate contact is formed from a gate contact portion and a top or wing contact portion. The method allows for the tunablity of the size of the wing contact portion, while retaining the size of the gate contact portion based on a desired operational frequency. This is accomplished by providing for one or more additional conductive material processes on the wing contact portion to increase the cross-sectional area of the wing contact portion reducing the gate resistance, while maintaing the length of the gate contact portion to maintain the operating frequency of the device.
The gate contact 12 is formed of a gate contact portion 16 that is in contact with the substrate 12 and a top or wing contact portion 18 in contact with and overlying the gate contact portion 16. The gate contact portion 16 has a length that is selected based on a desired operating frequency, while the wing contact portion 18 is selected to have a cross-sectional area that minimizes the resistance of the gate contact 14, which also contributes to high operating frequency. The wing contact portion 18 includes an inner wing contact portion 20 and an outer wing contact portion 22. The inner wing contact portion 20 and the outer contact portion 22 were formed from different conductive material deposition processes to increase the cross-sectional area of the wing contact portion 14 without increasing the length of the gate contact portion 16, as will be described below.
It is to be appreciated that when the gate contact is scaled down to smaller gate size (≦40 nm), the wing size scales down proportionally and has smaller dimensions. The wing size can decrease to as much as 30% of the original wing size when the gate size is in this range. By increasing the wing size using the disclosed methodology, the gate resistance can be reduced as shown in chart 30 of
Turning now to
Next, the conductive material layer 66 is stripped from the second photoresist material layer 56 and the resultant structure is subjected to an isotropic oxygen O2 plasma process 120, as illustrated in
It was discovered that the stripping of the conductive material layer 66 results in the top surface of the second photoresist material layer 56 becoming more resistant to the isotropic plasma process 120 than the photoresist material in the second larger via 60. Therefore, the photoresist material in the second larger via 60 etches at a faster rate than the top surface of the second photoresist material layer 56.
The process can be repeated to form additional outer wing contact portions to increase the cross-sectional area of the wing contact portion 64 within practical limitations. The first and second photoresist material layers 54 and 56 illustrated in
What has been described above includes exemplary implementations of the present invention. It is, of course, not possible to describe every conceivable combination of components or methodologies for purposes of describing the present invention, but one of ordinary skill in the art will recognize that many further combinations and permutations of the present invention are possible. Accordingly, the present invention is intended to embrace all such alterations, modifications, and variations.
Number | Name | Date | Kind |
---|---|---|---|
4959326 | Roman et al. | Sep 1990 | A |
5300445 | Oku | Apr 1994 | A |
5693560 | Hattori et al. | Dec 1997 | A |
5766967 | Lai et al. | Jun 1998 | A |
5770525 | Kamiyama | Jun 1998 | A |
5888860 | Kohno | Mar 1999 | A |
5970328 | Park et al. | Oct 1999 | A |
6051454 | Anda et al. | Apr 2000 | A |
6294446 | Ishikawa | Sep 2001 | B1 |
6387783 | Furukawa et al. | May 2002 | B1 |
6586319 | Hirano | Jul 2003 | B1 |
6717271 | Makiyama et al. | Apr 2004 | B2 |
7445975 | Behammer | Nov 2008 | B2 |
7608497 | Milosavljevic et al. | Oct 2009 | B1 |
7892903 | Pellens | Feb 2011 | B2 |
7897446 | Smorchkova et al. | Mar 2011 | B2 |
20030129818 | Inai et al. | Jul 2003 | A1 |
20030207554 | Makiyama et al. | Nov 2003 | A1 |
20040140506 | Singh et al. | Jul 2004 | A1 |
20050186785 | Pellens | Aug 2005 | A1 |
20050202613 | Pellens et al. | Sep 2005 | A1 |
20070264763 | Behammer | Nov 2007 | A1 |
20080064155 | Baudet et al. | Mar 2008 | A1 |
20080182369 | Jeong et al. | Jul 2008 | A1 |
20090081593 | Kon et al. | Mar 2009 | A1 |
20090108299 | Smorchkova et al. | Apr 2009 | A1 |
20090146184 | Lim et al. | Jun 2009 | A1 |
20090159930 | Smorchkova et al. | Jun 2009 | A1 |
20090206369 | Dang et al. | Aug 2009 | A1 |
20090267116 | Wu et al. | Oct 2009 | A1 |
20100102359 | Khan et al. | Apr 2010 | A1 |
20100171150 | Smith et al. | Jul 2010 | A1 |
20100184262 | Smorchkova et al. | Jul 2010 | A1 |
20100276698 | Moore et al. | Nov 2010 | A1 |
20110169054 | Wu et al. | Jul 2011 | A1 |
20110180850 | Shih et al. | Jul 2011 | A1 |
20120132959 | Parikh et al. | May 2012 | A1 |
20120161146 | Shim | Jun 2012 | A1 |
20120193795 | Whetten et al. | Aug 2012 | A1 |
20130321087 | Lender et al. | Dec 2013 | A1 |
Entry |
---|
Article “Elimination of King Effects in INaLaS/AlNGaAs Inp-Based HEMT'S by Means of INP Etch Stop Layer” Meneghesso et al., Oct. 1998, pp. 219-224. |
Article “Novel Gate—Recess Process for the Reduction of Parasitic Phenomena Due to Side-Etching in INaIAs/INGaAs HEMTS”, Suemitsu et al., Sep. 1997, pp. 426-427. |
Article “Two-Layer Resist Structure for Electron-Beam Fabrication of a Submicrometer Gate Length GaAs Device” Kato et al, Apr. 1987, pp. 753-758. |
Article “0.2 M T-Gate Inalas/Ingaas Modfet with FT-170 GHZ”, Adesida et al, Apr. 1990, pp. 69-72. |
Number | Date | Country | |
---|---|---|---|
20140264448 A1 | Sep 2014 | US |