Claims
- 1. The method of fabricating an integrated circuit device having lower current density and better electromigration endurance than a conventional integrated circuit device with square cross-section metal contacts, no gaps in metal lines, and no concavo-concave contact profiles, the method comprising:
- forming metal contacts having one dimension wider than second dimension, as measured in a direction parallel to a surface of a substrate;
- forming contact openings of a first size having concavo-concave profiles and filling said contact openings with a conductive material; and
- forming gaps within metal lines;
- wherein said current density is reduced, improving said electromigration endurance of said integrated circuit relative to said conventional integrated circuit.
- 2. The method of claim 1 wherein said metal contacts have a rectangular cross-section rather than the square cross-section conventional integrated circuit device metal contacts wherein a primary direction of current flow into said metal contacts crosses a wider side of said rectangular cross-section of said metal contacts.
- 3. The method of claim 1 wherein said contact openings having concavo-concave profiles are formed by the steps of:
- providing a glasseous premetal dielectric layer over the surface of a semiconductor substrate;
- etching said contact openings through said glasseous premetal dielectric layer wherein said contact openings have vertical sidewalls and are wider than said first size; and
- reflowing said glasseous premetal dielectric layer to transform each said vertical sidewall to a concave shape wherein said contact opening will have a concavo-concave shape and wherein the width of said opening at the narrowest point will be of said first size and wherein at the bottom of said opening the width is wider than said first size, providing a lower current density in said integrated circuit than in said conventional integrated circuit having conventional contact openings.
- 4. The method of claim 1 wherein said contact openings having concavo-concave profiles are formed by the steps of:
- providing a first undoped layer of tetraethoxysilane (TEOS) over the surface of a semiconductor substrate;
- depositing a doped layer of TEOS over said first undoped TEOS layer;
- depositing a second layer of TEOS over said doped TEOS layer;
- anisotropically etching through said three TEOS layers to provide a contact opening with vertical sidewalls and smaller than said first size; and
- wet etching said three TEOS layers wherein said first and second undoped TEOS layers will etch faster than said doped TEOS layer wherein each said vertical sidewall is transformed into a concave shape wherein said contact opening will have a concavo-concave shape and wherein the size of said opening at the narrowest point will be of the first size and wherein a bottom of said opening provides a wider conductive area which will result in a lower current density in said integrated circuit than in said conventional integrated circuit having conventional contact openings.
- 5. The method of claim 1 wherein said gaps are formed within said metal lines by etching openings to form gaps within said metal lines where said metal lines bend wherein said gaps act to split the flow of said current so that said flow is uniform through the width of said metal lines thereby reducing said current density at the critical region where said metal lines bend.
- 6. The method of claim 3 wherein said glasseous premetal dielectric layer is composed of borosilicate glass without phosphorus.
- 7. The method of claim 3 wherein said glasseous premetal dielectric layer is composed of borophosphosilicate glass.
- 8. The method of claim 3 wherein said glasseous premetal dielectric layer is composed of phosphosilicate glass.
- 9. The method of claim 4 wherein said doped TEOS layer is doped with boron and phosphorus.
- 10. The method of claim 4 wherein said anisotropically etching through said three TEOS layers is a dry etch.
- 11. The method of claim 5 further comprising filling said gaps formed at the comers of said metal lines with silicon dioxide.
- 12. The method of claim 5 further comprising filling said gaps formed at the comers of said metal lines with silicon dioxide wherein voids are formed within said silicon dioxide and wherein said voids act to reduce system stress.
- 13. The method of claim 5, wherein said gaps formed at the corners of said metal lines are untilled.
Parent Case Info
This application is a division of application Ser. No. 08/241,005 filed on May 11, 1994, now U.S. Pat. 5,464,794.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-131542 |
Jun 1988 |
JPX |
6283524 |
Oct 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Tech. Disc. Bull., "Method for Producing Metal Wires with locally varying Diameter", vol. 38, No. 7, Jul. 1995, p. 73. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
241005 |
May 1994 |
|