This disclosure is a continuation-in-part application of United States patent application Ser. No. 07/452,044, filed Dec. 18, 1989, now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
4253888 | Kikuchi | Mar 1981 | |
4268951 | Elliott et al. | May 1981 | |
4503600 | Nii et al. | Mar 1985 | |
4599137 | Akiya | Jul 1986 | |
4601097 | Shimbo | Jul 1986 | |
4685195 | Szydlo et al. | Aug 1987 | |
4824800 | Takano | Apr 1989 | |
4859618 | Shikata et al. | Aug 1981 | |
5068207 | Manocha et al. | Nov 1991 |
Number | Date | Country |
---|---|---|
0063916 | Nov 1982 | EPX |
0063917 | Nov 1982 | EPX |
075875 | Apr 1983 | EPX |
0162774 | Nov 1985 | EPX |
2431768 | Feb 1980 | FRX |
24937 | Mar 1981 | JPX |
53842 | Mar 1983 | JPX |
196958 | Oct 1985 | JPX |
196959 | Oct 1985 | JPX |
54641 | Mar 1986 | JPX |
195190 | Aug 1987 | JPX |
138727 | Jun 1988 | JPX |
005913 | Apr 1979 | GBX |
2059679 | Apr 1981 | GBX |
104723 | Mar 1983 | GBX |
Entry |
---|
Ghandhi, "VLSI Fabrication Principles", 1983, pp. 487-490 and p. 570. |
Ehara et al, "Planar Interconnection Technology For LSI Fabrication Utilizing Lift-Off Process", Journal of the Electrochemical Society, vol. 131, No. 2, 1984, pp. 419-424. |
Eng. abstract of Tano JP 63-138727. |
Eng. abstract of Kurosawa et al. JP 58-53842. |
Eng. abstract of FR 2,431,768. |
S. Wolf, Silicon Processing for the VLSI Era, vol. 2, Lattice Press, Sunset Beach, 1990, pp. 237-238. |
Number | Date | Country | |
---|---|---|---|
Parent | 452044 | Dec 1989 |