Claims
- 1. A method of fabricating a compound semiconductor device, comprising:
- depositing a first group III-V compound semiconductor layer on a surface of a silicon substrate which contains oxidation-induced stacking faults with a density sufficient for suppressing a diffusion of a group V element in said first group III-V compound semiconductor layer into said silicon substrate;
- depositing a second group III-V compound semiconductor layer on said first group III-V compound semiconductor layer; and
- depositing a third group III-V compound semiconductor layer on said second group III-V compound semiconductor layer.
- 2. A method for producing a heteroepitaxial substrate, comprising the steps of:
- depositing a first group III-V compound semiconductor layer on a surface of a Si substrate while holding a temperature of said Si substrate at a first temperature, said Si substrate containing oxidation-induced stacking faults with a density sufficient for suppressing a diffusion of a group V element in said first group III-V compound semiconductor layer into said Si substrate;
- depositing a second group III-V compound semiconductor layer on said first group III-V compound semiconductor layer while holding the temperature of said Si substrate at a second temperature higher than said first temperature, said second group III-V compound semiconductor layer containing Al; and
- depositing a third group III-V compound semiconductor layer on said second group III-V compound semiconductor layer while holding the temperature of said Si substrate at a third temperature higher than said second temperature.
- 3. A method for fabricating a compound semiconductor device, comprising the steps of:
- depositing a first group III-V compound semiconductor layer on a surface of a Si substrate while holding a temperature of said Si substrate at a first temperature;
- depositing a second group III-V compound semiconductor layer containing Ga on said first group III-V compound semiconductor layer while holding the temperature of said Si substrate at a second temperature higher than said first temperature and supplying triethylgallium as a gaseous source of Ga, said second group III-V compound semiconductor layer containing Al; and
- depositing a third group III-V compound semiconductor layer on said second group III-V compound semiconductor layer while holding the temperature of said Si substrate at a third temperature higher than said second temperature and switching the gaseous source of Ga from triethylgallium to trimethylgallium.
- 4. A method as claimed in claim 3, wherein said first temperature is included in a temperature range between 300.degree.-400.degree. C., said second temperature is included in a temperature range between 500.degree.-600.degree. C., and wherein said third temperature is included in a temperature range between 650.degree.-750.degree. C.
- 5. A method as claimed in claim 3 further comprising a further step, between said step of depositing said first group III-V compound semiconductor layer and said step of depositing said second group III-V compound semiconductor layer, of raising a temperature of said substrate, during which further step a supply of a source of the first group III-V compound semiconductor is interrupted.
- 6. A method as claimed in claim 3, wherein each of said first through third group III-V compound semiconductor layers comprises one or more elements selected from a group consisting of Al, Ga and In as a group III element and one or more elements selected from a group consisting of As and P as a group V element.
- 7. A method as claimed in claim 6, wherein said first and second group III-V compound semiconductor layers have a substantially identical composition.
- 8. A method as claimed in claim 3, wherein said step of depositing said second group III-V compound semiconductor layer is conducted such that said second group III-V compound semiconductor layer has a thickness of 200-700 nm.
- 9. A method as claimed in claim 3, wherein said step of depositing said second group III-V compound semiconductor layer is conducted such that said second group III-V compound semiconductor layer has a thickness of about 500 nm.
- 10. A method as claimed in claim 3, wherein said first group III-V compound semiconductor layer contains Al.
- 11. A method as claimed in claim 3 further comprising a step of removing an oxide film from said surface of said Si substrate by annealing in H.sub.2.
- 12. A method as claimed in claim 1 further comprising a step of removing an oxide film from said surface of said Si substrate by treating said surface with a HF solution.
- 13. A method as claimed in claim 3, wherein each of said steps for depositing said first and second group III-V compound semiconductor layers includes a step of supplying molecules containing oxygen therein as a gaseous source of said first and second group III-V compound semiconductor layers.
- 14. A method as claimed in claim 3, wherein said step of depositing said second group III-V compound semiconductor layer includes supplying one of trimethylaluminum and triethylaluminum as a gaseous source of Al.
- 15. A method for fabricating a compound semiconductor device, comprising the steps of:
- depositing a first III-V compound semiconductor layer on a surface of a Si substrate while holding a temperature of said Si substrate at a first temperature, said substrate containing oxidation-induced stacking faults with a density sufficient for suppressing a diffusion of a group V element in said first group III-V compound semiconductor layer into said Si substrate;
- depositing a second group III-V compound semiconductor layer containing Ga on said first group III-V semiconductor layer while holding the temperature of said Si substrate at a second temperature higher than said first temperature, said second group III-V compound semiconductor layer containing Al; and
- depositing a third group III-V compound semiconductor layer on said second group III-V compound semiconductor layer while holding the temperature of said Si substrate at a third temperature higher than said second temperature.
- 16. A method as claimed in claim 15, wherein said Si substrate contains said oxidation-induced stacking faults with a density of 30 cm.sup.-2 or less.
- 17. A method as claimed in claim 15, wherein said Si substrate contains said oxidation-induced stacking faults with a density of 10 cm.sup.-2 or less.
- 18. A method as claimed in claim 15, wherein said Si substrate contains said oxidation-induced stacking faults with a density of 3 cm.sup.-2 or less.
- 19. A method as claimed in claim 15, wherein said Si substrate contains said oxidation-induced stacking faults with a density of 1 cm.sup.-2 or less.
- 20. A method as claimed in claim 15, wherein said Si substrate has a specific resistance equal to or larger than 1000 .OMEGA..multidot.cm.
- 21. A method as claimed in claim 15, wherein said Si substrate has a specific resistance equal to or larger than 2000 .OMEGA..multidot.cm.
- 22. A method as claimed in claim 15, wherein said Si substrate has a specific resistance equal to or larger than 5000 .OMEGA..multidot.cm.
- 23. A method as claimed in claim 15, wherein said method further comprises a step, before said step of depositing said first group III-V compound semiconductor layer, of removing an oxide film from a surface of said Si substrate by heating said Si substrate to a temperature of 900.degree.-1100 .degree. C. in an atmosphere of either H.sub.2 or N.sub.2.
- 24. A method as claimed in claim 15, wherein said method further comprises a step, before said step of depositing said first group III-V compound semiconductor layer, of removing an oxide film from a surface of said Si substrate by heating said Si substrate to a temperature of 700.degree. C. or less in an atmosphere of AsH.sub.3.
- 25. A method as claimed in claim 15, wherein said method further comprises a step, before said step of depositing said first group III-V compound semiconductor layer, of controlling a density of oxidation-induced stacking faults in said Si substrate.
- 26. A method as claimed in claim 24, wherein said step of controlling the density of oxidation-induced stacking faults includes a step of annealing said Si substrate in an H.sub.2 atmosphere at a temperature of about 1200.degree. C.
- 27. A method as claimed in claim 15, wherein said first group III-V compound semiconductor layer contains Sb and is substantially free from As and P.
- 28. A method as claimed in claim 27, wherein said first group III-V compound semiconductor layer has a composition selected from a group consisting of InSb, GaSb, AlSb and a mixed crystal thereof.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-311019 |
Dec 1994 |
JPX |
|
8-013355 |
Jan 1996 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
The present application is a continuation-in-part application of a U.S. patent application Ser. No. 08/520,939, filed Aug. 31, 1995.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
63-053914 |
Mar 1988 |
JPX |
63-184320 |
Jul 1988 |
JPX |
6-045249 |
Feb 1994 |
JPX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
520939 |
Aug 1995 |
|