Claims
- 1. A method of manufacturing semiconductor devices of high withstand voltage, comprising:
- a first step of introducing an impurity of boron into a first major surface of an n-type base layer and an impurity of phosphorus into a second major surface of said n-type base layer by an ion implanting method;
- a second step of simultaneously pre-drive-in diffusing both of said impurities by heating them at a selected temperature;
- a third step of simultaneously diffusing both said impurities for a longer time and at a higher temperature than those in said pre-drive-in diffusion, to thereby simultaneously form a p-type base layer in the first major surface of said n-type base layer and an n-type buffer layer in the second major surface of said n-type base layer so that an impurity concentration in the surface region of the n-type buffer layer is less than 1.times.10.sup.18 atoms/cm.sup.3 ; and
- a fourth step of introducing an n-type impurity into a surface region of said n-type buffer layer, so that a low resistance n-type layer is formed.
- 2. The method according to claim 1, further comprising a fifth step of forming electrodes on said p-type base layer and said n-type buffer layer, respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-86607 |
Apr 1988 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/334,257, filed Apr. 6, 1989, now U.S. Pat. No. 5,156,981.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3867203 |
Gesing et al. |
Feb 1975 |
|
3914138 |
Rai-Choudhury |
Oct 1975 |
|
4356503 |
Shafer et al. |
Oct 1982 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0206136 |
Dec 1986 |
EPX |
54-113274 |
Apr 1979 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Low Switching Loss, High Power Gate Turn-Off Thyristors . . . ," Tsuneo Ogura et al., PESC, 88 Conference Record, pp. 903-907. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
334257 |
Apr 1989 |
|