For a more complete understanding of exemplary embodiments of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying drawings, in which:
In the following description, it will be assumed that the memory cell is a solid electrolyte memory cell/solid electrolyte memory device. However, the invention is not restricted thereto. The principles underlying the following may also be applied to other types of memory cells/memory devices.
According to one embodiment of the present invention, a method of manufacturing a solid electrolyte memory cell is provided, the solid electrolyte memory cell including a metallic material doped solid electrolyte layer and an electrode layer being arranged above the solid electrolyte layer. The method includes the processes of doping a solid electrolyte layer with metallic material using a thermal dissolution process, and depositing an electrode layer above the solid electrolyte layer, wherein doping the solid electrolyte layer is carried out before deposition of the electrode layer.
Normally, the electrode layer is deposited on the solid electrolyte layer before carrying out the doping process since the electrode layer is used as a doping material source when doping the solid electrolyte layer: that is, the doping process is carried out by subjecting the electrode layer to an annealing process which causes doping material to diffuse out of the electrode layer into the solid electrolyte layer. In contrast, according to the embodiment mentioned above, the electrode layer is deposited after having carried out the doping process, i.e. the electrode layer is not used as a doping source. By “separating” the process of doping the solid electrolyte layer from the process of forming the electrode layer, the process of doping the solid electrolyte layer can be carried out with improved precision.
According to one embodiment of the present invention, the process of doping the solid electrolyte layer is performed by carrying out the following sequence of processes at least once: Depositing a doping layer comprising metallic doping material on the solid electrolyte layer, and subjecting the doping layer to a thermal dissolution process, thereby causing metallic doping material to diffuse into the solid electrolyte layer.
In this embodiment, it is possible to “replace” a single thick doping layer (for example an electrode layer also functioning as a metallic doping material source) by several thin doping layers. An effect of such a replacement is that the concentration of metallic doping material within the solid electrolyte layer can be adjusted with high precision.
According to one embodiment of the present invention, the thickness of the doping layers and/or the parameters of the thermal dissolution processes are chosen such that after each annealing process a uniformly doped solid electrolyte layer is obtained.
According to one embodiment of the present invention, the total amount of metallic doping material diffusing into the solid electrolyte layer is adjusted by varying the thicknesses of the doping layers and/or the parameters of the thermal dissolution processes and/or the total amount/concentration of metallic doping material included within the doping layers.
According to one embodiment of the present invention, at least one annealing process is carried out such that the whole metallic doping material included within the corresponding doping layer diffuses into the solid electrolyte layer.
According to one embodiment of the present invention, the electrolyte layer includes electrode material that is the same material as the metallic doping material, wherein the concentration level of the electrode material within the electrode layer is the same as or close to the concentration level of the metallic doping material within the doped solid electrolyte layer.
According to one embodiment of the present invention, the doping layers include or consist of alloys.
According to one embodiment of the present invention, the solid electrolyte layer includes or consists of chalcogenide material.
According to one embodiment of the present invention, the thicknesses of the doping layers ranges between about 10 nm to about 15 nm or less.
According to one embodiment of the present invention, the annealing temperature during the annealing processes ranges between about 250° C. and about 350° C.
According to one embodiment of the present invention, the durations of the annealing processes range between about 10 minutes to about 30 minutes.
According to one embodiment of the present invention, the doping of the solid electrolyte layer is carried out such that the concentration of the metallic doping material within the solid electrolyte layer material is about 30% to about 35%.
According to one embodiment of the present invention, the concentration of the metallic doping material within the doping layers ranges between about 60% to about 100%.
According to one embodiment of the present invention, the concentration of the metallic doping material within the doping layers is about 80%.
According to one embodiment of the present invention, the doping layers comprise or consist of silver (Ag).
According to one embodiment of the present invention, the doping layers comprise or consist of AgTa.
According to one embodiment of the present invention, the thicknesses of the solid electrolyte layer is about 50 nm.
According to one embodiment of the present invention, the sum of the thicknesses of all doping layers used for doping one solid electrolyte layer is about 30 nm.
According to one embodiment of the present invention, a method of fabricating a solid electrolyte memory cell is provided, the solid electrolyte memory cell including a doped solid electrolyte layer and an electrode layer being arranged above the solid electrolyte layer. The method includes a process of doping a solid electrolyte layer using a photo dissolution process, and a process of forming an electrode layer above the solid electrolyte layer, wherein the process of doping the solid electrolyte layer is carried out before the process of forming the electrode layer.
According to one embodiment of the present invention, the process of doping the solid electrolyte layer is performed by carrying out at least once the following processes: Depositing a doping layer comprising metallic doping material above the solid electrolyte layer, and carrying out a photo dissolution process, thereby causing metallic doping material to diffuse into the solid electrolyte layer.
According to one embodiment of the present invention, the thickness of the doping layers and/or the parameters of the photo dissolution processes are chosen such that after each photo dissolution process a uniformly doped solid electrolyte layer is obtained.
According to one embodiment of the present invention, the total amount of metallic doping material diffusing into the solid electrolyte layer is adjusted by varying the thicknesses of the doping layers and/or the parameters of the photo dissolution processes and/or the total amount/concentration of metallic doping material included within the doping layers.
According to one embodiment of the present invention, at least one photo dissolution process is carried out such that the whole metallic doping material included within the corresponding doping layer diffuses into the solid electrolyte layer.
According to one embodiment of the present invention, the electrode layer includes electrode material that is the same material as the metallic doping material, wherein the concentration level of the electrode material within the electrode layer is the same as or close to the concentration level of the metallic doping material within the doped solid electrolyte layer.
According to one embodiment of the present invention, the doping layers include or consist of alloys.
According to one embodiment of the present invention, the solid electrolyte layers include or consist of chalcogenide material.
According to one embodiment of the present invention, at least one annealing process is carried out during or after at least one photo dissolution process.
According to one embodiment of the present invention, the thicknesses of the doping layers are about 10 nm or less.
According to one embodiment of the present invention, the photo dissolution processes are carried out using about 115 mW/cm2 and a wavelength of about 405 nm.
According to one embodiment of the present invention, the exposure durations of the photo dissolution processes are about 20 minutes.
According to one embodiment of the present invention, the total irradiating dose is about 140 J/cm2.
According to one embodiment of the present invention, doping the solid electrolyte layer is carried out such that the concentration of the metallic doping material within the solid electrolyte layer material is about 30% to about 35%.
According to one embodiment of the present invention, the concentration of the metallic doping material within the doping layers ranges between about 60% to about 100%.
According to one embodiment of the present invention, the concentration of the metallic doping material within the doping layers is about 80%.
According to one embodiment of the present invention, the doping layers comprise or consist of AgTa.
According to one embodiment of the present invention, the solid electrolyte layer comprises or consists of chalcogenide material.
According to one embodiment of the present invention, the thickness of the solid electrolyte layer is about 50 nm.
According to one embodiment of the present invention, the sum of the thicknesses of the doping layers used is about 30 nm.
According to one embodiment of the present invention, a method of fabricating a solid electrolyte memory cell is provided. The solid electrolyte memory cell includes a doped solid electrolyte layer and an electrode layer arranged on the solid electrolyte layer. The method includes the process of doping a solid electrolyte layer, and a process of forming an electrode layer on the solid electrolyte layer, wherein doping the solid electrolyte layer is carried out before forming the electrode layer.
Within the scope of the present invention, the term “forming an electrode layer above the solid electrolyte layer” includes both providing the electrode layer directly on the solid electrolyte layer and providing a composite structure on the solid electrolyte layer including an electrode layer and an intermediate layer disposed between the electrode layer and the solid electrolyte layer. Further, more than one intermediate layer may be provided between the electrode layer and the solid electrolyte layer.
After having carried out the deposition of the electrode layer, the solid electrolyte memory cell may be finalized by carrying out a typical back end of line process (e.g., deposition of several metal layers, isolation layers, passivation layers, etc.).
According to one embodiment of the present invention, a solid electrolyte memory cell is provided including a solid electrolyte layer doped with metallic doping material, and an electrode layer arranged above the solid electrolyte layer. The electrode layer includes electrode material that is the same material as the metallic doping material (for example silver (Ag) material). The concentration level of the electrode material within the electrode layer is the same as or close to the concentration level of the metallic doping material within the doped solid electrolyte layer.
According to one embodiment of the present invention, an integrated circuit including at least one memory cell is provided. The memory cell including: a solid electrolyte layer doped with metallic doping material, and an electrode layer arranged above the solid electrolyte layer. The electrode layer includes electrode material that is the same material as the metallic doping material, the concentration level of the electrode material within the electrode layer being the same as or close to the concentration level of the metallic doping material within the metallic material doped solid electrolyte layer.
According to one embodiment of the present invention, a memory module including at least one integrated circuit including at least one memory cell is provided. The memory cell includes a solid electrolyte layer doped with metallic doping material, and an electrode layer arranged above the solid electrolyte layer. The electrode layer includes electrode material that is the same material as the metallic doping material, the concentration level of the electrode material within the electrode layer being the same as or close to the concentration level of the metallic doping material within the metallic material doped solid electrolyte layer.
According to one embodiment of the present invention, the memory module is stackable.
Since the embodiments of the present invention can be applied to programmable metallization cell devices (PMC) (e.g. solid electrolyte devices like CBRAM (conductive bridging random access memory) devices), in the following description, making reference to
As shown in
In the context of this description, chalcogenide material (ion conductor) is to be understood for example as any compound containing oxygen, sulphur, selenium, germanium and/or tellurium. In accordance with one embodiment of the invention, the ion conducting material is for example a compound, which is made of a chalcogenide and at least one metal of the group I or group II of the periodic system, for example arsenic-trisulfide-silver. Alternatively, the chalcogenide material contains germanium-sulfide (GeSx), germanium-selenide (GeSex), tungsten oxide (WOx), copper sulfide (CuSx) or the like. The ion conducting material may be a solid state electrolyte. Furthermore, the ion conducting material can be made of a chalcogenide material containing metal ions, wherein the metal ions can be made of a metal, that is selected from a group consisting of silver, copper and zinc or of a combination or an alloy of these metals.
If a voltage as indicated in
In order to determine the current memory status of a CBRAM cell, for example a sensing current is routed through the CBRAM cell. The sensing current experiences a high resistance when no conductive bridge 107 exists within the CBRAM cell, and experiences a low resistance when a conductive bridge 107 exists within the CBRAM cell. A high resistance may for example represent “0”, whereas a low resistance represents “1”, or vice versa. The memory status detection may also be carried out using sensing voltages.
In the following description, making reference to
In the fabricating stage shown in
The thickness of the doping layer 202 and/or the thickness of the solid electrolyte layer 201 and/or the concentration of the metallic doping material 203 within the doping layer 202 and/or the duration and the temperature of the thermal dissolution process may be chosen such that a uniform concentration profile of metallic doping material 203 within the solid electrolyte layer 201 is obtained.
The fabricating stages shown in
In the following description, making reference to
After having provided the doping layer 202 on the solid electrolyte layer 201, the doping layer 202 is subjected to a photo dissolution process (and optionally to at least one annealing process) which causes the metallic doping material 203 to diffuse into the solid electrolyte layer 201 as indicated in a fabricating stage shown in
In the fabricating stage shown in
The thickness of the doping layer 202 and/or the thickness of the solid electrolyte layer 201 and/or the concentration of the metallic doping material 203 within the doping layer 202 and/or the duration and strength of the thermal dissolution process may be chosen such that an uniform concentration profile of metallic doping material 203 within the solid electrolyte layer 201 is obtained.
The fabricating stages shown in
As shown in
As shown in
In the following description, further aspects of the present invention will be explained.
According to one embodiment of the present invention, it is possible to better control the doping process of a solid electrolyte memory device (e.g. better control of the doping level and the doping profile of a CBRAM stack with silver (Ag)). Further, according to one embodiment of the present invention, the thermal stability of the solid electrolyte memory device (e.g. CBRAM stack) is enhanced.
There are two main approaches for silver dissolution in chalcogenide materials: silver photo dissolution and silver thermal dissolution. Compared to silver thermal dissolution, silver photo dissolution has the effect that a better microstructure is obtained since the formation of large silver rich clusters and their crystallization is prevented.
However, the silver photo dissolution method, as currently used, has several limitations:
According to one embodiment of the present invention, a CBRAM stack fabrication is divided into two main processes: a) chalcogenide doping, and b) Ag electrode fabrication.
According to one embodiment of the present invention, the chalcogenide doping is carried out by Ag photo dissolution, which is realized as a multi step process consisting of a sequence of Ag deposition and photo dissolution. The Ag thickness and photo dissolution parameters are adjusted such that a full and uniform Ag dissolution in the chalcogenide film is achieved. The step by step doping improves the doping uniformity and prevents formation of Ag extrusions. The final Ag concentration can be easily controlled by the total amount of deposited Ag. According to one embodiment of the present invention, instead of pure Ag deposition, Ag alloys are used in order to provide better film morphology during a film deposition process. The effectiveness of the photo dissolution process may also be enhanced by the combination with thermal anneal during or after the photo dissolution steps.
According to one embodiment of the present invention, in order to fabricate the Ag electrode, an Ag alloy is used which has an Ag concentration level close to the Ag concentration level in the doped chalcogenide material. The same concentration level of Ag in both materials prevents the formation of a Ag concentration gradient, and thus will also prevent the Ag diffusion from the Ag electrode to the Ag doped chalcogenide during subsequent processing. This effect will improve the thermal stability of the CBRAM cell.
Effects of embodiments of the present invention are:
According to one embodiment of the present invention, the doping process and the electrode fabrication processes are separated.
According to one embodiment of the present invention, a multi step doping process of chalcogenide is carried out ((very) thin Ag film deposition/photo dissolution for complete Ag dissolution).
According to one embodiment of the present invention, a thermally assisted enhanced Ag dissolution (during or post photo dissolution steps) is carried out.
According to one embodiment of the present invention, the electrode is fabricated with an Ag concentration close to the Ag concentration level in the chalcogenide.
The thermal doping of chalcogenide material in the CBRAM stack may be controlled by the design of the multi layer stack (Ag or Ag-alloy electrode in contact with chalcogenide) and by anneal conditions of the multi layer stack. The Ag containing electrode layer is used as an Ag source for chalcogenide doping and as an electrode to provide the CBRAM cell functionality. Disadvantages of this approach are:
According to one embodiment of the present invention, these disadvantages are overcome by separating the CBRAM stack fabrication into two main steps: a) chalcogenide doping, and b) Ag electrode fabrication:
a) The chalcogenide doping is carried out by using a thermal Ag dissolution which is realized as a multi step process consisting of a sequence of Ag deposition and thermal anneal. The Ag thickness and anneal are adjusted in order to achieve a full and uniform Ag dissolution in the chalcogenide film. The step by step doping improves the doping uniformity and prevents formation of Ag extrusions. The final Ag concentration can be easily controlled by the total amount of deposited Ag. Instead of pure Ag deposition, Ag alloys may be used in order to provide better film morphology during the film deposition process; and
b) In order to fabricate the Ag electrode, an Ag alloy is used having an Ag concentration level close to the Ag concentration level of the chalcogenide material. The same concentration level of Ag in both materials prevents the formation of the Ag concentration gradient, and thus will also prevent the Ag diffusion from the electrode to chalcogenide during subsequent processing. This effect will improve the thermal stability of the CBRAM cell.
The embodiments described above have been described in the context of electrodes comprising silver and chalcogenide comprising silver. It is to be understood that the present invention is not restricted to these materials/elements. Arbitrary suitable materials may be used to realize the same effects.
As used herein, the terms “connected” and “coupled” are intended to include both direct and indirect connection and coupling, respectively.
The foregoing description has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and obviously many modifications and variations are possible in light of the disclosed teaching. The described embodiments were chosen in order to best explain the principles of the invention and its practical application to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined solely by the claims appended hereto.