This application claims priority from Japanese Patent Application Nos. 2005-379130, 2006-061712, and 2006-259288, the contents of which are incorporated herein by reference in their entirety.
1. Field of the Invention
The invention relates to a method of manufacturing a semiconductor device, particularly, a method of manufacturing a semiconductor device with a supporting body.
2. Description of the Related Art
In recent years, thinner and smaller semiconductor dies have been required for increasing the packaging density. For satisfying this, it is necessary to thin a semiconductor substrate made of silicon or the like. However, the thin substrate can not be moved in a manufacturing process since it warps or breaks due to its low strength. Therefore, generally, a supporting body such as a glass substrate or a protection tape is attached on one surface of the semiconductor substrate, and the other surface where the supporting body is not attached is thinned by grinding it with a grinder or the like.
A via hole 107 is formed penetrating the semiconductor substrate 100 from its back surface to the pad electrode 101. A second insulation film 108 such as a silicon oxide film is formed on a sidewall of this via hole 107 and the back surface of the semiconductor substrate 100.
Furthermore, a barrier layer 109 and a penetrating electrode 110 electrically connected to the pad electrode 101 are formed in the via hole 107, and a wiring layer 111 connecting with the penetrating electrode 110 is extended on the back surface of the semiconductor substrate 100. A protection layer 112 made of a solder resist or the like is formed covering the second insulation film 108, the wiring layer 111, and the penetrating electrode 110, an opening is formed in a predetermined region of the protection layer 112, and a ball-shaped conductive terminal 113 is formed in this opening.
Then, as shown in
When the film-type protection tape is used instead of the glass substrate 104, the protection tape (supporting body) is removed after the dicing, by, for example, peeling it with an adhesive tape (see FIG. 7 etc. in the Japanese Patent Application Publication No. 2002-270676).
The relevant technologies are disclosed in Japanese Patent Application Publication Nos. 2005-191550, 2002-270676, and 2001-185519.
However, in the conventional method of manufacturing the semiconductor device described above, since the fine penetrating holes 106 or grooves as paths for supplying the solvent for the adhesive layer 105 are formed in the glass substrate 104 as the supporting body, there is a problem that the manufacturing process is complex and the cost is high. Using such a supporting body formed with the solvent supply paths also causes undesired influence on the process of manufacturing the semiconductor device, such as outgassing or infiltration of a corrosive substance at the paths. Furthermore, the strength of the supporting body lowers by forming the solvent supply paths, and the supporting body may suffer mechanical damage.
Furthermore, it is difficult to check the metal contamination state of the solvent supply paths such as the penetrating holes 106 or the grooves for recycling the supporting body.
Although the film-type protection tape may be used as the supporting body instead of the rigid supporting body made of glass, quartz, ceramic, metal, resin, or the like formed with the solvent supply paths such as the penetrating holes 106 or the grooves, the conventional method of removing the protection tape has a problem of causing a mechanical defect in the thinned semiconductor device when the protection tape is removed. Using the protection tape as the supporting body also causes a problem that the thermal resistance of the protection tape needs to be taken into account in the manufacturing process.
Therefore, the invention is directed to simplification of the process of manufacturing the semiconductor device with the supporting body, reduction of the manufacturing cost, and enhancement of the reliability and yield of the semiconductor device. The invention is also directed to realization of the method of manufacturing the semiconductor device suitable for thinning and miniaturizing the semiconductor device.
The features of the invention are as follows. The invention provides a method of manufacturing a semiconductor device including: preparing a semiconductor substrate formed with a pad electrode on its front surface; attaching a supporting body on the front surface of the semiconductor substrate with an adhesive layer interposed therebetween; forming a via hole in the semiconductor substrate; forming a penetrating electrode electrically connected to the pad electrode in the via hole; forming a protection layer covering a back surface of the semiconductor substrate including the penetrating electrode; removing a portion of the semiconductor substrate to expose a portion of the adhesive layer; and separating the supporting body from the semiconductor substrate by supplying a solvent dissolving the adhesive layer from a portion exposing the adhesive layer.
The method of the invention further includes forming an electrode connection layer for connection to an electrode of an other semiconductor device on the pad electrode before attaching the supporting body.
In the method of the invention, a path for supplying the solvent is not formed in the supporting body.
The invention also provides a method of manufacturing a semiconductor device including: attaching a supporting body on a front surface of a semiconductor substrate with an adhesive layer interposed therebetween; removing a portion of the semiconductor substrate to form an opening exposing the adhesive layer from a back surface of the semiconductor substrate; and separating the supporting body from the semiconductor substrate by supplying a solvent dissolving the adhesive layer from a portion exposing the adhesive layer.
The invention also provides a method of manufacturing a semiconductor device including: preparing a semiconductor substrate formed with a pad electrode with an insulation film interposed therebetween; attaching a supporting body on a front surface of the semiconductor substrate with an adhesive layer interposed therebetween; exposing the pad electrode by removing the semiconductor substrate and the insulation film; forming a wiring layer electrically connected to the exposed pad electrode; forming a protection film covering a back surface of the semiconductor substrate including the wiring layer; removing a portion of the semiconductor substrate to expose a portion of the adhesive layer; and separating the supporting body from the semiconductor substrate by supplying a solvent dissolving the adhesive layer from a portion exposing the adhesive layer.
A first embodiment of the invention will be described referring to figures.
First, as shown in
Then, a metal layer made of aluminum (Al), copper (Cu), or the like is formed by a sputtering method, a plating method, or the other deposition method, and then the metal layer is etched using a resist layer (not shown) as a mask to form a pad electrode 3 having a thickness of, for example, 1 μm on the first insulation film 2. The pad electrode 3 is electrically connected to the electronic device or the surrounding elements on the semiconductor substrate 1.
Then, a passivation film 4 (e.g. a silicon nitride film formed by a CVD method) is formed on the front surface of the semiconductor substrate 1, covering a portion of the pad electrode 3. The first insulation film 2 and the passivation film 4 may not be formed on boundaries of individual semiconductor dies or may be formed on the boundaries for using these films as stopper layers as described below.
Then, a supporting body 6 is attached on the front surface of the semiconductor substrate 1 including on the pad electrode 3 with an adhesive layer 5 made of epoxy resin, a resist, acrylic, or the like interposed therebetween. A film-type protection tape may be used as the supporting body 6, for example, but a rigid substrate made of glass, quartz, ceramic, plastic, metal, resin, or the like is preferable for firmly supporting the thinned semiconductor substrate 1 and automating the movement of the substrate 1 without a manual control. It is not necessary to form a path (a penetrating hole or a groove) for supplying a solvent for the adhesive layer 5 in the supporting body 6. The supporting body 6 has a function of supporting the semiconductor substrate 1 and protecting the front surface thereof.
Then, back-grinding is performed to a back surface of the semiconductor substrate 1 with a back surface grinder to thin the semiconductor substrate 1 to a predetermined thickness (e.g. about 50 to 20 μm). This grinding process may be performed by etching or both with the grinder and by etching. There is also a case where the grinding process is not necessary depending on applications or specifications of an end-product and the initial thickness of the prepared semiconductor substrate 1.
Then, as shown in
Although not shown, the via hole 8 may not penetrate the semiconductor substrate 1 from its back surface to its front surface, and the bottom of the via hole 8 may be formed in the semiconductor substrate 1 instead.
Then, the resist layer 7 is removed, and a second insulation film 9 (e.g. a silicon oxide film or a silicon nitride film formed by a CVD method) is formed on the whole back surface of the semiconductor substrate 1 including in the via hole 8 as shown in
Then, as shown in
Then, as shown in
Then, a penetrating electrode 16 and the wiring layer 17 connecting with the electrode 16, that are made of copper (Cu), are formed on the barrier layer 15 and the seed layer (not shown) including in the via hole 8 by, for example, an electrolytic plating method. The penetrating electrode 16 and the wiring layer 17 are electrically connected to the pad electrode 3 exposed at the bottom of the via hole 8 through the barrier layer 15 and the seed layer (not shown).
The via hole 8 may not be filled with the penetrating electrode 16 completely but partially as shown in
Then, as shown in
The process of forming the barrier layer 15, the penetrating electrode 16, and the wiring layer 17 is not limited to the above process. For example, a resist layer or the like is formed on the back surface of the semiconductor substrate 1 except in a region where the barrier layer 15, the wiring layer 17 and so on are to be formed, and then these barrier layer 15, wiring layer 17 and so on are formed in a region not covered with this resist layer or the like, thereby completing the patterning of the layers. This process does not need the resist layer 18.
Then, as shown in
Then, as shown in
Then, the resist layer 23 is removed. At this time, when the adhesive layer 5 is exposed, there may be a case where the adhesive layer 5 is also removed at the same time depending on the relation between the materials of the resist layer 23 and the adhesive layer 5. The following process may be used for preventing the adhesive layer 5 from being removed at the time when the resist layer 23 is removed. First, when the second insulation film 9 and the semiconductor substrate 1 are etched using the resist layer 23 as a mask, the passivation film 4 or the first insulation film 2 is left as it is without being etched. Then, the resist layer 23 is removed using the first insulation film 2 or the passivation film 4 as a stopper layer protecting the adhesive layer 5. Then, the first insulation film 2 and the passivation film 4 are removed by, for example, a wet etching method or the like to expose a portion of the adhesive layer 5.
In the case where the opening 21 is formed on each of the boundaries of the individual semiconductor dies, a number of semiconductor devices are separated in the individual semiconductor dies at the time when the adhesive layer 5 is partially exposed. This process does not need a dicing tape, a dicing blade, a laser, or the like that is necessary for a dicing process for separating the semiconductor devices in individual dies, thereby simplifying the manufacturing process and reducing the manufacturing cost.
Furthermore, mechanical stress is not applied to the sidewall (the section) of the opening in this embodiment, compared with the case of using a dicing blade, thereby providing advantages of formation of a smooth section without damage and prevention of cracking or chipping. This prevents a mechanical defect occurring during the dicing process, thereby realizing a semiconductor device having high reliability and increasing the yield thereof. Furthermore, there is no need to control pressure of a dicing blade, a cutting speed, or the like, thereby simplifying the manufacturing process.
A dicing blade or a laser may be used for separating the semiconductor devices in individual semiconductor dies although etching is more preferable. Separating the semiconductor devices in individual dies with a dicing blade or a laser has a merit that a photolithography for forming the resist layer 23 is not necessary.
Then, as shown in
This manner of removing the supporting body 6 by directly supplying the solvent 25 to the adhesive layer 5 reduces a load when the supporting body 6 is removed, thereby reducing a mechanical defect in the semiconductor device.
The chip size package type semiconductor device having the wiring from the pad electrode 3 formed on the front surface of the semiconductor substrate 1 to the conductive terminal 22 provided on the back surface thereof is thus completed by the above described process. When this semiconductor device is mounted on electronic equipment, the device is electrically connected to an external circuit by mounting the conductive terminal 22 on a wiring pattern on a circuit board
When the semiconductor device completed by the above process is used for lamination with the other semiconductor device, an electrode connection layer 30 made of nickel (Ni) and gold (Au) or the like is formed on the pad electrode 3 with the element such as the electronic device formed on the back surface of the semiconductor substrate 1 being protected with a protection tape or the like. Then, as shown in
Next, a second embodiment of the invention will be described referring to figures. In the method of manufacturing the semiconductor device of the first embodiment, when the completed semiconductor device is used for lamination, generally, the electrode connection layer 30 that is necessary for lamination is formed after the semiconductor device is completed, as described above. However, since the semiconductor substrate 1 is already thinned, there is a problem that a mechanical defect easily occurs when the device is moved by handling it or the like. Furthermore, since the electrode connection layer 30 is formed only on the pad electrode 3 on the front surface of the semiconductor substrate 1, the other part of the front surface needs to be protected when the electrode connection layer 30 is formed. Therefore, the manufacturing process becomes complex and the manufacturing cost increases.
In the second embodiment of the invention, a manufacturing process further suitable for manufacturing the semiconductor device for the lamination is employed in addition to the manufacturing process of the first embodiment. Description thereof will be given hereinafter. The same numerals are given to the same components as those of the first embodiment, and description thereof will be simplified or omitted.
First, as shown in
Then, as shown in
Then, the supporting body 6 is attached on the front surface of the semiconductor substrate 1 with the adhesive layer 5 made of epoxy resin or the like interposed therebetween. Since subsequent processes are the same as the above described processes of the first embodiment, description thereof will be omitted.
The second embodiment of the invention mainly has the following effect in addition to the effect obtained in the first embodiment. Since the electrode connection layer 30 is formed before the supporting body 6 is attached and the semiconductor substrate 1 is thinned, the movement of the substrate by handling it or the like is easy in the process of forming the electrode connection layer 30 and thus a mechanical defect is prevented.
Furthermore, since the electrode connection layer 30 is formed before the wiring layer 17, the conductive terminal 22 and so on are formed on the back surface of the semiconductor substrate 1, the special protection of the back surface of the semiconductor substrate 1 is not needed, thereby simplifying the manufacturing process. Furthermore, since the lamination structure is formed at the time when the semiconductor device is completed, the workability and efficiency are enhanced. Furthermore, when the penetrating electrode 16 is formed, the electrode connection layer 30 functions as a member reinforcing the pad electrode 3 from the front surface side of the semiconductor substrate 1. This has an advantage of preventing problems such as missing, breaking, warping, or the like of the pad electrode 3 when the penetrating electrode 16 is formed.
Next, a third embodiment of the invention will be described referring to figures. The same numerals are given to the same components in the structure and the manufacturing process as those of the first or second embodiment, and description thereof will be simplified or omitted.
First, as shown in
Then, as shown in
The groove 40 is preferably provided along the dicing line DL as shown in
The groove 40 is formed by the so-called half-etching. In detail, for example, the groove 40 as shown in
Alternatively, a groove 40a as shown in
As shown in
Then, as shown in
Then, as shown in
Then, as shown in
The method of forming the opening 41 is not limited to this. For example, a resist layer (not shown) may be formed on the back surface of the semiconductor substrate 1, and the opening 41 may be formed by removing the protection layer 20, the second insulation film 9, and the semiconductor substrate 1 by etching using the resist layer as a mask in this order. Alternatively, the opening 41 may be formed by providing an opening in the protection layer 20 in a position corresponding to the groove 40 and performing etching using the protection layer 20 as a mask. Alternatively, the opening 41 may be formed with a laser.
When the opening 41 is formed by etching, there is an advantage that the cut surface is formed smooth and cracking or chipping is prevented since the sidewall (the section) of the opening does not suffer mechanical stress and much damage, compared with the formation with a dicing blade.
Although it is possible to separate the semiconductor dies by dicing in the different process after the opening 41 is formed to expose a portion of the adhesive layer 5, it is preferable to perform these processes at the same time. That is, the formation of the groove 40 and the opening 41 along the dicing line DL enables simultaneous performance of these processes, thereby simplifying the manufacturing process and reducing the manufacturing cost.
Then, as shown in
Furthermore, by directly supplying the solvent 25 to the adhesive layer 5 in this manner to remove the supporting body 6, a load when the supporting body 6 is removed is reduced, thereby reducing a mechanical defect in the semiconductor device.
By the above processes, the chip size package type semiconductor device having a wiring from the pad electrode 3 formed on the front surface of the semiconductor substrate 1 to the conductive terminal 22 on the back surface thereof is completed.
In the third embodiment, since it is not necessary to use a supporting body formed with a solvent supply path such as a penetrating hole or a groove, like in the above described embodiments, the manufacturing process is simplified and the cost is reduced. Furthermore, this prevents the influence of the solvent supply path such as outgassing or infiltration of a corrosive substance.
Furthermore, the supporting body is not damaged even when the semiconductor dies are separated with a dicing blade. This facilitates the recycle of the supporting body and reduces the manufacturing cost.
Alternatively, the semiconductor device may be manufactured by removing the supporting body as described below. As shown in
Then, as shown in
The feature of this process is that the thickness of the groove 50 equals the thickness of the substrate after back-ground, and a portion of the adhesive layer 5 is simultaneously exposed by the back-grinding. In this process, the remove of the semiconductor substrate 1 for securing the solvent supply path is simultaneously performed by the back-grinding, the subsequent process of removing a portion of the semiconductor substrate 1 with a dicing blade or etching is not necessary, and the supporting body 6 is not damaged. Furthermore, it is also possible to perform the process of exposing the adhesive layer 5 and the process of separating the semiconductor dies at the same time, thereby streamlining the manufacturing process.
When the semiconductor device manufactured in the third embodiment is used for lamination with the other semiconductor device, the process shown in the second embodiment may be added (the process of forming the electrode connect layer 30).
Although the above described embodiments are described for the BGA (ball grid array) type semiconductor device having the ball-shaped conductive terminal, the invention is also applied to an LGA (land grid array) type, a CSP, and a flip chip type semiconductor devices having no ball-shaped conductive terminal.
Furthermore, although the above described embodiments are described for the so-called penetrating electrode type semiconductor device, modifications of the invention are possible within the scope of the invention without limitation to the above embodiments.
For example, while the supporting body 6 is attached on the front surface side (the side formed with the element) of the semiconductor substrate 1 in the above described embodiments, it is possible to form the semiconductor device with the supporting body 6 being attached on the other side (the surface not formed with the element) as shown in
Furthermore, the following process may be employed after the supporting body 6 of the semiconductor device shown in
Alternatively, after the insulation film 60 is selectively removed, the barrier layer 15 in the opening is removed to expose the penetrating electrode 16 from the back surface side of the semiconductor substrate 1. Then, an electrode connection layer (not shown) (e.g. a lamination layer of a nickel layer and a gold layer) is formed on the exposed surface of the penetrating electrode 16 by, for example, a plating method, and the penetrating electrode 16 and the electrode of the other semiconductor device are connected through the electrode connection layer, thereby completing the lamination of the semiconductor devices.
In
The embodiments of the invention do not require the supporting body formed with the solvent supply path such as a penetrating hole or a groove. Therefore, the manufacturing process is simplified, the manufacturing cost is reduced, and bad influences such as outgassing or infiltration of a corrosive substance due to the solvent supply path is prevented.
Furthermore, forming the electrode connection layer on the pad electrode for connection to the electrode of the other semiconductor device before the supporting body is attached enables the manufacturing of a high-performance semiconductor device for lamination having high reliability and increases the yield thereof. Furthermore, the lamination of the semiconductor die is performed after the individual semiconductor dies are separated, thereby enhancing the workability.
Number | Date | Country | Kind |
---|---|---|---|
2005-379130 | Dec 2005 | JP | national |
2006-061712 | Mar 2006 | JP | national |
2006-259288 | Sep 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
3648131 | Stuby | Mar 1972 | A |
3756872 | Goodman | Sep 1973 | A |
3787252 | Filippazzi et al. | Jan 1974 | A |
4954875 | Clements | Sep 1990 | A |
4978639 | Hua et al. | Dec 1990 | A |
5229647 | Gnadinger | Jul 1993 | A |
5350662 | Chi | Sep 1994 | A |
5476819 | Warren | Dec 1995 | A |
5648684 | Bertin et al. | Jul 1997 | A |
5682062 | Gaul | Oct 1997 | A |
5691245 | Bakhit et al. | Nov 1997 | A |
5895234 | Taniguchi et al. | Apr 1999 | A |
5895970 | Miyoshi | Apr 1999 | A |
5904546 | Wood et al. | May 1999 | A |
5910687 | Chen et al. | Jun 1999 | A |
5927993 | Lesk et al. | Jul 1999 | A |
5998866 | Ochi et al. | Dec 1999 | A |
6002163 | Wojnarowski | Dec 1999 | A |
6027958 | Vu et al. | Feb 2000 | A |
6040235 | Badehi | Mar 2000 | A |
6042922 | Senoo et al. | Mar 2000 | A |
6051489 | Young et al. | Apr 2000 | A |
6054760 | Martinez-Tovar et al. | Apr 2000 | A |
6066513 | Pogge et al. | May 2000 | A |
6110825 | Mastromatteo et al. | Aug 2000 | A |
6136668 | Tamaki et al. | Oct 2000 | A |
6184060 | Siniaguine | Feb 2001 | B1 |
6214639 | Emori et al. | Apr 2001 | B1 |
6221751 | Chen et al. | Apr 2001 | B1 |
6259039 | Chroneos et al. | Jul 2001 | B1 |
6300224 | Arima et al. | Oct 2001 | B1 |
6316287 | Zandman et al. | Nov 2001 | B1 |
6326689 | Thomas | Dec 2001 | B1 |
6339251 | Ha et al. | Jan 2002 | B2 |
6358772 | Miyoshi | Mar 2002 | B2 |
6362529 | Sumikawa et al. | Mar 2002 | B1 |
6399463 | Glenn et al. | Jun 2002 | B1 |
6406934 | Glenn et al. | Jun 2002 | B1 |
6420211 | Brunet et al. | Jul 2002 | B1 |
6424031 | Glenn | Jul 2002 | B1 |
6432744 | Amador et al. | Aug 2002 | B1 |
6433418 | Fujisawa et al. | Aug 2002 | B1 |
6485814 | Moriizumi et al. | Nov 2002 | B1 |
6506681 | Grigg et al. | Jan 2003 | B2 |
6552426 | Ishio et al. | Apr 2003 | B2 |
6573157 | Sato | Jun 2003 | B1 |
6597059 | McCann et al. | Jul 2003 | B1 |
6607941 | Prabhu et al. | Aug 2003 | B2 |
6611052 | Poo et al. | Aug 2003 | B2 |
6624505 | Badehi | Sep 2003 | B2 |
6646289 | Badehi | Nov 2003 | B1 |
6649931 | Honma et al. | Nov 2003 | B2 |
6693358 | Yamada et al. | Feb 2004 | B2 |
6703689 | Wada | Mar 2004 | B2 |
6720661 | Hanaoka et al. | Apr 2004 | B2 |
6753936 | Tanaka | Jun 2004 | B2 |
6780251 | Tometsuka | Aug 2004 | B2 |
6781244 | Prabhu | Aug 2004 | B2 |
6805279 | Lee et al. | Oct 2004 | B2 |
6812573 | Shimoishizaka et al. | Nov 2004 | B2 |
6828175 | Wood et al. | Dec 2004 | B2 |
6848177 | Swan et al. | Feb 2005 | B2 |
6864172 | Noma et al. | Mar 2005 | B2 |
6894386 | Poo et al. | May 2005 | B2 |
6964915 | Farnworth et al. | Nov 2005 | B2 |
7045870 | Wataya | May 2006 | B2 |
7064047 | Fukasawa et al. | Jun 2006 | B2 |
7067354 | Prabhu | Jun 2006 | B2 |
7101735 | Noma et al. | Sep 2006 | B2 |
7112881 | Kaida et al. | Sep 2006 | B2 |
7157742 | Badehi | Jan 2007 | B2 |
7205635 | MacIntyre | Apr 2007 | B1 |
7208340 | Noma | Apr 2007 | B2 |
7271466 | Noma et al. | Sep 2007 | B2 |
7312107 | Noma et al. | Dec 2007 | B2 |
7312521 | Noma et al. | Dec 2007 | B2 |
7456083 | Noma et al. | Nov 2008 | B2 |
20010005043 | Nakanishi et al. | Jun 2001 | A1 |
20020005400 | Gat | Jan 2002 | A1 |
20020016024 | Thomas | Feb 2002 | A1 |
20020022343 | Nonaka | Feb 2002 | A1 |
20020025587 | Wada | Feb 2002 | A1 |
20020038890 | Ohuchi | Apr 2002 | A1 |
20020047210 | Yamada et al. | Apr 2002 | A1 |
20020048889 | Hayama et al. | Apr 2002 | A1 |
20020076855 | Pierce | Jun 2002 | A1 |
20020089043 | Park et al. | Jul 2002 | A1 |
20020105591 | Nakamura et al. | Aug 2002 | A1 |
20020110953 | Ahn et al. | Aug 2002 | A1 |
20020139577 | Miller | Oct 2002 | A1 |
20020158060 | Uchiyama et al. | Oct 2002 | A1 |
20020185725 | Moden et al. | Dec 2002 | A1 |
20030077878 | Kumar et al. | Apr 2003 | A1 |
20030094683 | Poo et al. | May 2003 | A1 |
20030134453 | Prabhu et al. | Jul 2003 | A1 |
20030216009 | Matsuura et al. | Nov 2003 | A1 |
20030230805 | Noma et al. | Dec 2003 | A1 |
20040017012 | Yamada et al. | Jan 2004 | A1 |
20040041260 | Wood et al. | Mar 2004 | A1 |
20040137701 | Takao | Jul 2004 | A1 |
20040142509 | Imai | Jul 2004 | A1 |
20040161920 | Noma | Aug 2004 | A1 |
20040229405 | Prabhu | Nov 2004 | A1 |
20040235270 | Noma et al. | Nov 2004 | A1 |
20040238926 | Obinata | Dec 2004 | A1 |
20050009313 | Suzuki et al. | Jan 2005 | A1 |
20050095750 | Lo et al. | May 2005 | A1 |
20050176235 | Noma et al. | Aug 2005 | A1 |
20050208735 | Noma et al. | Sep 2005 | A1 |
20050221585 | Perregaux et al. | Oct 2005 | A1 |
20050266660 | Behammer | Dec 2005 | A1 |
20060068572 | Noma et al. | Mar 2006 | A1 |
20060079019 | Kim | Apr 2006 | A1 |
20060141750 | Suzuki et al. | Jun 2006 | A1 |
20060270093 | Noma et al. | Nov 2006 | A1 |
20070026639 | Noma et al. | Feb 2007 | A1 |
20070117352 | Lee et al. | May 2007 | A1 |
20070138498 | Zilber et al. | Jun 2007 | A1 |
20080093708 | Noma et al. | Apr 2008 | A1 |
20080265424 | Noma et al. | Oct 2008 | A1 |
20090023249 | Honer et al. | Jan 2009 | A1 |
Number | Date | Country |
---|---|---|
19846232 | Mar 2000 | DE |
10238444 | Mar 2004 | DE |
0468874 | Jan 1992 | EP |
1041617 | Oct 2000 | EP |
1 085 570 | Mar 2001 | EP |
376678 | Jan 2004 | EP |
1429377 | Jun 2004 | EP |
2 767 223 | Feb 1999 | FR |
6-2101678 | May 1987 | JP |
62-094925 | May 1987 | JP |
3-152942 | Jun 1991 | JP |
3-286553 | Dec 1991 | JP |
5-287082 | Nov 1993 | JP |
7-58132 | Mar 1995 | JP |
09-46566 | Feb 1997 | JP |
09-063993 | Mar 1997 | JP |
10-242084 | Sep 1998 | JP |
11-163193 | Jun 1999 | JP |
11-307624 | Nov 1999 | JP |
2000-77478 | Mar 2000 | JP |
2000-173952 | Jun 2000 | JP |
2000-183025 | Jun 2000 | JP |
2000-195987 | Jul 2000 | JP |
2000-286283 | Oct 2000 | JP |
2001-068618 | Mar 2001 | JP |
2001-77229 | Mar 2001 | JP |
2001-127243 | May 2001 | JP |
2001-185519 | Jul 2001 | JP |
2001-189414 | Jul 2001 | JP |
2001-210667 | Aug 2001 | JP |
2002-083785 | Mar 2002 | JP |
2002-093942 | Mar 2002 | JP |
2002-94082 | Mar 2002 | JP |
2002-512436 | Apr 2002 | JP |
2002-231918 | Aug 2002 | JP |
2002-270676 | Sep 2002 | JP |
2002-329849 | Nov 2002 | JP |
2003-7898 | Jan 2003 | JP |
2003-116066 | Apr 2003 | JP |
2005-191550 | Jul 2005 | JP |
10-0410812 | Dec 2003 | KR |
WO-9936958 | Jul 1999 | WO |
WO-9940624 | Aug 1999 | WO |
WO 0250875 | Jun 2002 | WO |
WO 0251217 | Jun 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20070166957 A1 | Jul 2007 | US |