Method of separating a back layer on a substrate using exposure to reduced temperature and related apparatus

Information

  • Patent Grant
  • 10854516
  • Patent Number
    10,854,516
  • Date Filed
    Thursday, June 6, 2019
    5 years ago
  • Date Issued
    Tuesday, December 1, 2020
    4 years ago
Abstract
A method for processing a semiconductor substrate includes providing the semiconductor substrate having die formed as part of the semiconductor substrate and separated from each other by singulation lines. The semiconductor substrate has first and second opposing major surfaces and contacts disposed over the first major surface. A layer of material is disposed over the second major surface, and the singulation lines extend inward from the first major surface into the semiconductor substrate without extending through the layer of material so that the layer of material is under the singulation lines. The method includes separating the layer of material proximate to the singulation lines by exposing the layer of material to a reduced temperature below about minus 150 degrees Celsius. In some examples, a cryogenic fluid can be to provide the reduced temperature. The method provides a reliable and efficient way to bulk separate at least the layer of material.
Description
BACKGROUND

The present description relates, in general, to electronics and, more particularly, to methods for forming electronic devices such as semiconductor dies having one or more back layers disposed atop surfaces thereof.


In the past, the electronics industry utilized various methods and equipment to singulate individual semiconductor die from a semiconductor wafer on which the die was manufactured. Typically, a technique called scribing or dicing was used to either partially or fully cut through the wafer with a diamond cutting wheel along scribe grids or singulation lines that were formed on the wafer between the individual die. To allow for the alignment and the width of the dicing wheel each scribe grid usually had a large width, generally about one hundred fifty (150) microns, which consumed a large portion of the semiconductor wafer. Additionally, the time required to scribe each singulation line on the semiconductor wafer could take over one hour or more. This time reduced the throughput and manufacturing capacity of a production facility.


Other methods, which have included thermal laser separation (TLS), laser ablation dicing, and plasma dicing, have been explored as alternatives to scribing. Plasma dicing is a promising process compared to scribing and other alternative processes because it supports narrower scribe lines, has increased throughput, and can singulate die in varied and flexible patterns. However, plasma dicing has had manufacturing implementation challenges. Such challenges have included non-compatibility with wafer backside layers, such as back metal layers, because the etch process has been unable to effectively remove or separate the backside layers from the singulation lines. Removing or separating the backside layers from the scribe lines is necessary to facilitate subsequent processing, such as pick-and-place and assembly processes.


Accordingly, it is desirable to have a method of and apparatus for singulating or separating the backside layers adjacent to the singulation lines of wafers. It would be beneficial for the method to be cost effective and to minimize any damage to or contamination of the separated die. Further, it would be beneficial if the method and apparatus could also separate or singulate partially separated die on wafers.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 illustrates a reduced plan view of an example of a wafer in accordance with the present description;



FIG. 2 illustrates a cross-sectional view of the wafer of FIG. 1 mounted to a carrier substrate in accordance with an example of the present description;



FIG. 3 illustrates a top view of the example of FIG. 2;



FIGS. 4-5 illustrate partial cross-sectional views of the wafer of FIG. 1 at various stages in a process of singulating die from the wafer in accordance with an example of the present description;



FIGS. 6A, 6B, and 6C illustrate partial cross-sectional views of a wafer after partially singulating die from the wafer in accordance with alternative examples of the present description; and



FIGS. 7-12 illustrates a cross-sectional views of a back layer separation apparatus at various steps in a method for separating or singulating a back layer in accordance with an example of the present description.





For simplicity and clarity of the illustration, elements in the figures are not necessarily drawn to scale, and the same reference numbers in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. For clarity of the drawings, certain regions of device structures, such as doped regions or dielectric regions, may be illustrated as having generally straight line edges and precise angular corners. However, those skilled in the art understand that, due to the diffusion and activation of dopants or formation of layers, the edges of such regions generally may not be straight lines and that the corners may not be precise angles. Furthermore, the term major surface when used in conjunction with a semiconductor region, wafer, or substrate means the surface of the semiconductor region, wafer, or substrate that forms an interface with another material, such as a dielectric, an insulator, a conductor, or a polycrystalline semiconductor material. The major surface can have a topography that changes in the x, y and z directions. As used herein, the term and/or includes any and all combinations of one or more of the associated listed items. In addition, the terminology used herein is for the purpose of describing particular examples only and is not intended to be limiting of the disclosure. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprises, comprising, includes, and/or including, when used in this specification, specify the presence of stated features, numbers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, numbers, steps, operations, elements, components, and/or groups thereof. It will be understood that, although the terms first, second, etc. may be used herein to describe various members, elements, regions, layers and/or sections, these members, elements, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one member, element, region, layer and/or section from another. Thus, for example, a first member, a first element, a first region, a first layer and/or a first section discussed below could be termed a second member, a second element, a second region, a second layer and/or a second section without departing from the teachings of the present disclosure. It will be appreciated by those skilled in the art that words, during, while, and when as used herein related to circuit operation are not exact terms that mean an action takes place instantly upon an initiating action but that there may be some small but reasonable delay, such as propagation delay, between the reaction that is initiated by the initial action. Additionally, the term while means a certain action occurs at least within some portion of a duration of the initiating action. The use of word about, approximately or substantially means a value of an element is expected to be close to a state value or position. However, as is well known in the art there are always minor variances preventing values or positions from being exactly stated. Unless specified otherwise, as used herein the word over or on includes orientations, placements, or relations where the specified elements can be in direct or indirect physical contact. Unless specified otherwise, as used herein the word overlapping includes orientations, placements, or relations where the specified elements can at least partly or wholly coincide or align in the same or different planes. It is further understood that the examples illustrated and described hereinafter suitably may have examples and/or may be practiced in the absence of any element that is not specifically disclosed herein.


DETAILED DESCRIPTION OF THE DRAWINGS

The present description includes, among other features, a method for processing a substrate having gaps disposed between adjoining die formed as part of the substrate, which includes batch separating, breaking, or singulating a layer of material disposed atop a surface of the substrate. In some examples, the layer of material is exposed to a reduced temperature while being constrained in one direction such that the substrate expands in another direction to increase the width of the gaps thereby separating the back layer. In other examples, portions of the substrate can also be separated in a similar manner. The method and associated apparatus provide a process for batch separating a whole substrate in a cost effective manner. In addition, the method and associated apparatus enable batch separation for more challenging types of back layer materials, such as wafer-back-coating materials (WBC), thick metal layers (e.g., greater than 20 microns thick), and die attach films (DAF) among others. Further, the method and associated apparatus support narrower scribe grids, support partial singulation methods, reduce the present of back layer fillet structures, and support a variety of substrate materials including, for example, silicon carbide substrates.


More particularly, in one example, a method of processing a substrate includes providing a substrate having die formed as part of the substrate and separated from each other by spaces, wherein the substrate has first and second opposing major surfaces, and wherein a layer of material is formed atop the second major surface. The method includes placing the substrate onto a carrier substrate and removing portions of the substrate through the spaces to form gaps between adjoining die. The gaps extend at least partially through the substrate towards the second major surface. The method includes exposing the layer of material to a reduced temperature while the substrate is constrained in a first direction between a plate structure and a support structure, wherein the exposing step expands the gaps between the adjoining die in a second direction to separate at least portions of the layer of material. In another example, the exposing step comprises exposing using a cryogenic fluid.


In a further example, a method of processing a substrate includes providing a substrate having die formed as part of the substrate and separated from each other by spaces, wherein the substrate has first and second opposing major surfaces, and wherein a layer of material is formed atop the second major surface. The method includes placing the substrate onto a carrier substrate and removing portions of the substrate through the spaces to form gaps between adjoining die, wherein the gaps extend at least partially through the substrate towards the second major surface. The method includes exposing the layer of material to a reduced temperature while the substrate is constrained in a first direction, wherein the exposing step expands the gaps between the adjoining die in a second direction to separate at least portions of the layer of material. In a still further example, providing the substrate can comprise providing a semiconductor wafer. In another example, providing the layer of material can include providing the layer of material comprising a metal.


In another example, a method of processing a substrate comprises providing a substrate having die formed as part of the substrate and separated from each other by spaces, wherein the substrate comprises first and second opposing major surfaces, and wherein a layer of material is formed atop the second major surface. The method includes placing the substrate onto a carrier substrate and removing at least portions of the substrate within the spaces to form gaps between adjoining die. The method includes providing an apparatus comprising a plate structure and a support structure including a recess. The method includes exposing the layer of material to a reduced temperature using a cryogenic fluid while the substrate is constrained in a first direction between the plate structure and the support structure, wherein the exposing step expands the gaps between the adjoining die in a second direction to separate at least portions of the layer of material. In a further example, the method can further include providing a thermal transfer medium within the recess and exposing the thermal transfer medium to the reduced temperature thereby transitioning the thermal transfer medium from a first state to a second state. In a still further example, providing the thermal transfer medium can comprise providing a liquid, and exposing can comprise freezing the liquid.


Other examples are included in the present disclosure. Such examples may be found in the figures, in the claims, and/or in the description of the present disclosure.



FIG. 1 is a reduced plan view that graphically illustrates a view of a work piece 10, substrate 10, or wafer 10 at a later step in fabrication. In one example, wafer 10 can be a body of semiconductor material, such as a semiconductor substrate or a semiconductor wafer. Wafer 10 includes a plurality of semiconductor die, such as die 12, 14, 16, and 18, that are formed on or as part of semiconductor wafer 10. Die 12, 14, 16, and 18 are spaced apart from each other on wafer 10 by spaces in which singulation lines or gaps are to be formed or defined, such as scribe lines, singulation lines, or gaps 13, 15, 17, and 19. As is known by those skilled in the art, all of the semiconductor die on wafer 10 generally are separated from each other on all sides by areas or spaces where scribe lines, gaps, or singulation lines, such as singulation lines 13, 15, 17, and 19 are to be formed. It is understood that in some examples, the singulation lines or gaps between adjoining die may have other shapes. Die 12, 14, 16, and 18 can be any kind of electronic device including semiconductor devices such as, diodes, transistors, discrete devices, integrated circuits, sensor devices, optical devices, or other devices known to one of ordinary skill in the art. Die 12, 14, 16, and 18 can be any shape and do not have to be the same shape. In one example, wafer 10 has completed wafer processing including the formation of a backside layer or back layer of material described later.



FIG. 2 illustrates an enlarged cross-sectional view of wafer 10 at an early step in a die singulation method in accordance with an example. In one example, wafer 10 is attached to a carrier substrate 30, transfer tape 30, or carrier tape 30 that facilitates supporting the plurality of die on wafer 10 after the die are singulated or separated into individual die. Such carrier tapes are well known to those of skill in the art. In some examples, carrier substrate 30 includes an adhesive layer or portion atop a backing layer. In one example, carrier tape 30 can be attached to a support structure 40 or frame 40, which can include frame portions or portions 401 and 402. In some examples, frame 40 is made of a rigid material, such as stainless steel. As illustrated in FIG. 2, carrier tape 30 can be attached to surface 4010 of frame portion 401 and to surface 4020 of frame portion 402 using, for example, the adhesive portion of carrier tape 30. In other examples, carrier tape 30 can be attached to an opposite side of frame 40. It is understood that other support structures can be used with carrier substrate 30 as well as those used in addition to frame 40.


In some examples, wafer 10 can include a bulk substrate 11, such as a silicon substrate, which can include opposing major surfaces 21 and 22. Bulk substrate 11 can be of various diameters, with 100 millimeter (mm), 150 mm, 200 mm, 300 mm, and 450 mm being examples. Bulk substrate 11 can have thickness in a range from about 300 microns to about 500 microns or greater depending on the application and diameter. In other examples, bulk substrate 11 can comprise other semiconductor materials such as heterojunction semiconductor materials or bulk substrate 11 can be an insulating material such as ceramic materials. In one example, bulk substrate 11 comprises silicon. In another example, bulk substrate 11 comprises silicon carbide. In further examples, bulk substrate 11 comprises gallium nitride, silicon-germanium, any III-IV materials, and/or any IV-IV materials.


In one example, contact pads 24 can be formed along, in, on, partially in, partially on, or above portions of major surface 21 to provide for electrical contact between structures formed within bulk substrate 11 and next levels of assembly or external elements. For example, contact pads 24 can be formed to receive bonding wires or clips that subsequently may be attached to contact pads 24, or contact pads 24 can be formed to receive a solder ball, bump or other type of attachment structure. Contact pads 24 generally can be one or more metals or other conductive material(s). It is understood that multiple contact pads 24 can be provided for each die.


In some examples, a dielectric material 26 such as, a blanket deposited dielectric layer can be formed on or overlying major surface 21 to function as a passivation layer for wafer 10. In one example, dielectric material 26 can be a material that etches at a slower rate than that of bulk substrate 11. In one example, dielectric material 26 can be a silicon oxide, silicon nitride, or polyimide when substrate 11 is silicon. It should also be noted that a separate polymer protective layer, such as a patterned protective layer, can be used to protect the areas not intended to be etched during subsequent processing. In one example, the patterned protective layer can be a patterned photoresist layer. An example of such a protective layer is noted as element 35 in FIG. 4 described later. Other types of protective material can be used.


In one example, openings can be formed in dielectric material 26 (and other dielectric layers that can be formed above or below dielectric material 26) to expose underlying surfaces of contact pads 24 and surfaces of substrate 11 where singulation lines 13, 15, 17, and 19 are to be formed. In one example, the patterned photoresist layer describes previously can be used to form the openings with an etch process or other removal process. As illustrated in FIG. 2 and in accordance with the present example, wafer 10 further includes a layer of material 28 or layer 28 formed atop, on or overlying major surface 22 of wafer 10. More particularly, layer of material 28 is other than bulk substrate 11. In some examples, layer of material 28 comprises a continuous and non-patterned layer as illustrated in FIG. 2.


In one example, layer of material 28 can be a conductive back metal structure comprising one or more metals. Layer of material 28 can be any suitable material appropriate for electronic technology. In some examples, layer of material 28 comprises a conductive material. In one example, layer of material 28 can be a multi-layer metal system such as, titanium/nickel/silver, titanium/nickel/silver/tungsten, chrome/nickel/gold, copper, copper alloys, gold, or other materials known to those skilled in the art. In some examples, layer 28 is greater than about one micron in thickness. In other examples, layer 28 is greater than about two microns in thickness. In still other examples, layer 28 is greater than about three microns in thickness. In another example, layer 28 can be a wafer backside coating (WBC) film, such as a die-attach coating or film (DAF), which can be electrically and thermally conductive, thermally conductive, or insulating. In one example, layer 28 can be formed having or provided with recesses, gaps, spaces, or channels between at least some adjacent die. In a further example, the gaps are substantially aligned with corresponding spaces on the opposite side of wafer 10 where singulation lines 13, 15, 17, 19 will be formed. In another example, layer 28 is separated from the edges of least some of the die. Stated differently, layer 28 may have a non-planar surface distal to major surface 22 of bulk substrate 11.



FIG. 3 illustrates a top view of wafer 10 in accordance with the cross-sectional view of FIG. 2 after wafer 10 is mounted on carrier tape 30 with layer 28 demountably fixed, disposed against, or adjoining carrier tape 30. In one example, carrier tape 30 is mounted to frame 40. As illustrated in FIG. 3, frame 40 can be configured with alignment portions or notches 417A and 417B to better assist placing frame 40 into processing equipment such as the equipment described herein.



FIG. 4 illustrates an enlarged cross-sectional view of wafer 10 at a subsequent step during a singulation process in accordance with the present example. In FIG. 4, a plasma or dry etch singulation process is illustrated. It is understood that other singulation processes can be used. In one example, wafer 10 mounted onto or affixed to carrier tape 30 or film 30 is then placed within an etch apparatus 300, such as a plasma etching apparatus. In one example, wafer 10 can be etched through the openings to form or define singulation lines or openings 13, 15, 17, and 19 extending generally inward from major surface 21. The etching process can be performed using a chemistry (generally represented as arrows 31) that selectively etches silicon or the material of bulk substrate 11 at a much higher rate than that of dielectrics and/or metals, such as dielectric material 26 and contact pads 24.


In one example, wafer 10 can be etched using a process commonly referred to as the Bosch process. In one example, wafer 10 can be etched using the Bosch process in a deep reactive ion etch system. In some examples, the width of singulation lines 13, 15, 17, and 19 can be in a range from about five microns to about twenty microns. Such a width is sufficient to ensure that the openings that form singulation lines 13, 15, 17, and 19 can be formed completely through bulk substrate 11 stopping proximate to or on layer 28 because of the etch selectivity as generally illustrated in FIG. 5. In one example, layer 28 can be used as a stop layer for the plasma etch singulation process. In one example, singulation lines 13, 15, 17, and 19 can be formed in about five to about thirty minutes using the Bosch process. A suitable etch apparatus is available from Plasma-Therm LLC of St. Petersburg, Fla., U.S.A. In other examples, the singulation process can be terminated before singulation lines 13, 15, 17, and 19 extend completely through bulk substrate 11 so that a portion of bulk substrate 11 remains between back layer 28 and lower surfaces of singulation lines 13, 15, 17, and 19. In some examples, at least 50% of bulk substrate 11 is removed in singulation lines 13, 15, 17, and 19 (see for example, singulation lines 13A and 15A in FIG. 6A); in other examples, at least 75% of bulk substrate is removed in singulation lines 13, 15, 17, and 19 (see for example, singulation lines 13B and 15B in FIG. 6B); and in further examples, at least 90% of bulk substrate 11 is removed in singulation lines 13, 15, 17, and 19 (see for example, singulation lines 13C and 15C in FIG. 6C).



FIG. 7 illustrates a cross-sectional view of a back layer separation apparatus 60 at an early step in a back layer singulation or separation process. In one example, apparatus 60 is configured to hold wafer 10 including frame 40 and carrier tape 30. In some examples, separation apparatus 60 can be configured to process a single wafer and to provide a back layer separation process where layer 28 on wafer 10 is separated substantially at the same time (that is, batch separated) compared to other processes that separate only a localized portion of layer 28 at a time. In other examples, separation apparatus 60 can be configured to process multiple wafers in a similar manner, but in a batch configuration (e.g., multiple wafers processed at once).


Apparatus 60 can include a chamber 62, such as a compression chamber 62 sized to accommodate wafer 10 and frame 40 depending upon the sizes of such structures. For example, chamber 62 can be configured to accommodate various wafer diameters including 100 mm, 150 mm, 200 mm, 300 mm, 450 mm, etc. In one example, chamber 62 can be bounded on all sides by a plurality of generally vertical sidewalls 63 that extend generally upward from a lower chamber wall or surface 67. Sidewalls 63 can be attached to lower chamber wall 67 using any suitable attachment devices, or sidewalls 63 and lower chamber wall 67 may be of integral construction. In some examples, chamber 62 further includes an upper chamber wall or surface 68, which can include an opening 69 to accommodate a work piece 71 or plate structure 71, such as a compression structure 71 or transfer plate 71, or, in some examples, to provide an entrance for a non-compressible fluid. Chamber 62 and can be any suitable shape appropriate for processing wafer 10 and frame 40 or other processing, holding, and/or transferring structures. In another example, apparatus 60 can be provided without sidewalls 63 and upper chamber wall 68 and instead is provided with lower chamber wall 67 configured as, for example, a hold-down structure for maintaining frame 40 substantially stationary. In most examples, chamber 62 comprises a rigid material, such as metals, composite materials, or other suitable materials as known to those skilled in the art. In one preferred example, chamber 62 comprises stainless steel.


In accordance with the present example, apparatus 60 is further provided with a support structure 81 or thermal processing structure 81 having a recess 83, reservoir 83, such as a fluid reservoir 83 configured to enclose or contain a thermal transfer medium, which will be described in more detail later. In some examples, a protective coating 84 or protective film 84 is provided along at least a portion of the lower surface of recess 83. In some examples, protective film 84 comprises a synthetic resin material. In some examples, protective film 84 can be a demountably attached film that can be replaced at selected intervals. In other examples, protective film 84 can be a more permanent film deposited onto surfaces of recess 83. Protective film 84 can be configured to protect wafer 10 during the separation or singulation of back layer 28. In some examples, support structure 81 comprises a material suitable for containing cryogenic fluids and suitable for efficient thermal transfer to recess 83 and provide a suitable low friction surface. In some examples, support structure 81 comprises a stainless steel or other metal alloy materials.


In some examples, a ring structure 86 or edge structure 86 is disposed along perimeter surfaces of recess 83. In accordance with the present example, edge structure 86 comprises a compressible material or a material that deforms or shortens in a direction of an applied load. In some examples, edge structure 86 comprises one or more cross-link polymer materials that exhibit high elastic deformation. In the present example, edge structure 86 is configured to deform to provide space for the thermal transfer medium to expand into during the separation or singulation of back layer 28.


In some examples, transfer plate 71 is movably associated or attached within chamber 62 and adapted to physically move or transfer carrier substrate 30 and wafer 10 into recess 83 during the separation of back layer 28. In some examples, transfer plate 71 has a width that is greater than or equal to the width of wafer 10 to ensure efficient transfer of wafer 10. In one example, transfer plate 71 includes a protective coating 73 or a protective film 73 disposed on at least a surface of transfer plate 71 that is proximate to or facing carrier substrate 30 and wafer 10. In some examples, protective film 73 comprises a synthetic resin material. In some examples, protective film 73 can be a demountably attached film that can be replaced at selected intervals. In other examples, protective film 73 can be a more permanent film deposited onto surfaces of transfer plate 71. Protective film 73 can be configured to protect carrier substrate 30 and wafer 10 during the separation or singulation of back layer 28 and provide a suitable low friction surface. In some examples, a shaft 710 is engaged with or attached to transfer plate 71, which is configured to move transfer plate 71 towards and away from wafer 10 during subsequent processing of wafer 10.



FIG. 8 illustrates a cross-sectional view of back layer separation apparatus 60 including wafer 10 and carrier substrate 30 at a later step of the back layer singulation or separation process. In one example, a thermal transfer medium 88 is provided within recess 83. In some examples, thermal transfer medium 88 initially comprises a fluid. In some examples, thermal transfer medium initially comprises a liquid, such as deionized water or deaerated water. In one example, thermal transfer medium 88 comprises chilled deionized water. For example, thermal transfer medium 88 initially comprises deionized water at a temperature in range from about 2 degrees Celsius to about 8 degrees Celsius. In one example, the deionized water is provided at a temperature of about 4 degrees Celsius. In some examples, thermal transfer medium 88 comprises one or more materials that can be provided initially in a first state, for example, a liquid state, and that change to a second state, for example, a solid state, upon exposure to a thermal response. In some examples, the second state is characterized as a state configured to exert a force, such as a lateral force on wafer 10 to expand the gaps (for example, singulation lines 13, 15, 17, and 19) between adjacent die (for example, die 12, 14, 16, and 18) on wafer 10 without causing damage to the die.



FIG. 9 illustrates a cross-sectional view of back layer separation apparatus 60 including wafer 10 and carrier substrate 30 at a further step of the back layer singulation or separation process. In one example, transfer plate 71 can be used to move carrier substrate 30 and wafer 10 downward into thermal transfer medium 88. In some examples, transfer plate 71 can be used to move carrier substrate 30 and wafer 10 such that least back layer 28 is immersed within thermal transfer medium 88. In some examples, the surface of back layer 28 distal to major surface 22 of bulk substrate 11 is below the upper surface of thermal transfer medium 88. In some examples, the front side of wafer 10 (that is, the side distal to back layer 28) physically contacts protective film 84. As a result of this step in the back layer singulation or separation process, die 12, 14, 16, and 18 are surrounded by thermal transfer medium 88. As set forth previously, in one example, thermal transfer medium 88 can comprise deionized water at a temperature in range from about 2 degrees Celsius to about 8 degrees Celsius at this step in the process.



FIG. 10 illustrates a cross-sectional view of back layer separation apparatus 60 including wafer 10 and carrier substrate 30 at a still further step of the back layer singulation or separation process. In one example, thermal transfer medium 88 is exposed to a reduced temperature thereby changing the state of thermal transfer medium from a first state, such as a liquid state, to a second state, such as a solid state. In one example, a cryogenic fluid (represented by arrows 92) can be passed through a duct or channel 91 embedded within support structure 81 that is placed proximate to recess 83 thereby reducing the temperature of thermal transfer medium 88. In some examples, the cryogenic fluid freezes thermal transfer medium 88. By way of example, cryogenic fluids, such as those having a boiling point below approximately 112 degrees Kelvin can be used to freeze thermal transfer medium 88. In one example, liquid nitrogen can be used to freeze thermal transfer medium 88. In other examples, liquid air, liquid fluorine, liquid argon, or other cryogenic fluids can be used. In other examples, cryogenic gases can be used. In another example, other methods, such as thermoelectric cooling techniques (e.g., a Peltier cooling device), can be used. In some examples, layer of material 28 is exposed to a temperature below approximately minus (−) 150 degrees Celsius. It is understood that back layer separation apparatus 60 is further configured to include appropriate containment and transfer structures (not shown) suitable for cryogenic materials.


In accordance with the present example, during the transition to the second state, the freezing thermal transfer medium 88 expands the gaps or singulation lines 13, 15, 17, and 19 between the die to break or separate any remaining portions of bulk substrate 11 and portions of back layer 28 adjacent singulation lines 13, 15, 17, and 19. In some examples, transfer plate 71, the lower surface of recess 83 and protective layer 84 are configured to restrain wafer 10 in a first direction, such as a vertical direction (i.e., vertically confine), which results in wafer 10 expanding in a second direction, such as a lateral direction or horizontal (represented generally by arrows 94) during this step. Edge structure 86 is configured to absorb the lateral movement of thermal transfer medium 88 and wafer 10. In some examples, the width of singulation lines 13, 15, 17, and 19 is increased by approximately 10% during this step. Those skilled in the art will recognize that other means can be used to change the state of thermal transfer medium 88.



FIG. 11 illustrates a cross-sectional view of back layer separation apparatus 60 including wafer 10 and carrier substrate 30 at an additional step of the back layer singulation or separation process. In one example, thermal transfer medium 88 is transitioned from the second state back to the first state. In some examples, heat is used to melt thermal transfer medium 88 back to liquid form. In some examples, hot air (represented by arrows 93) is transported through duct 92 to transition thermal transfer medium 88 to the first state. In other examples, resistive heating elements or other heating techniques can be used for this step. In one example, after this step die 12, 14, 16, and 18 are immersed in melted deionized water.



FIG. 12 illustrates a cross-sectional view of back layer separation apparatus 60 including wafer 10 and carrier substrate 30 at an additional step of the back layer singulation or separation process. In one example, transfer plate 71 is moved away from carrier substrate 30 and wafer 10, thermal transfer medium 88 can be removed from recess 83, frame 40 is released from apparatus 60, and the singulated wafer 10 can then be cleaned and dried. In subsequent processing, die 12, 14, 16, and 18 can be removed from carrier substrate 30 and packaged in accordance with specified assembly requirements. In other examples, wafer 10 can be rinsed and dried within apparatus 60 prior to its removal for subsequent processing.


In other examples, wafer 10 and carrier substrate 30 can be inverted such that carrier substrate 30 is provided adjoining the bottom of recess 83 and wafer 10 adjoins transfer plate 71. In some examples, wafer 10 and layer of material 28 are completely immersed within thermal transfer medium 88.


From all of the foregoing, one skilled in the art can determine that, according to another example, a method for separating a continuous layer of material disposed on a major surface of a singulated bulk substrate comprises exposing the layer of material to a reduced temperature using a cryogenic fluid.


From all of the foregoing, one skilled in the art can determine that, according to a further example, a method for separating a continuous layer of material disposed on a major surface of a singulated bulk substrate comprises placing the layer of material into a fluid; and exposing the fluid and the layer of material to a cryogenic temperature while the bulk substrate is constrained in one direction, wherein the cryogenic temperature causes the bulk substrate to move in another direction thereby separating the layer of material within singulation lines.


From all of the foregoing, one skilled in the art can determine that, according to a further example, a method of singulating a wafer comprises exposing the fluid and the layer of material to a cryogenic temperature while the bulk substrate is constrained in one direction, wherein the cryogenic temperature causes the bulk substrate to move in another direction thereby separating the layer of material within singulation lines. The method includes placing the wafer onto a carrier substrate and singulating the wafer through the spaces to form singulation lines, wherein singulating comprises stopping in proximity to the layer of material. The method includes placing the wafer into a chamber having a compression structure and a support structure and exposing the layer of material to a cryogenic temperature while the wafer is vertically constrained by the compression structure and the support structure thereby laterally expanding the spaces between the die to separate the layer of material in the singulation lines.


In another example, exposing comprises exposing the layer of material comprises using liquid nitrogen (LN2). In a further example, the method comprises heating the wafer after the exposing step. In a still further example, placing the wafer into the chamber comprises providing the support structure with a fluid reservoir. In another example, the method can further comprise filling the fluid reservoir with a fluid; and moving the compression structure against the wafer thereby placing the wafer and layer of material into the chilled fluid before the step of exposing the layer of material to the cryogenic temperature range. In another example, the method can further comprise removing the fluid from the fluid reservoir after the exposing step. In some examples, the carrier substrate comprises a carrier tape. In some example, the carrier substrate is added to the substrate after the removal step, for example when only portions of the bulk substrate are remove to form the gaps.


In view of all of the above, it is evident that a novel method and associated apparatus are disclosed. Included, among other features, is providing a substrate having die formed as part of the substrate and separated from each other by spaces, wherein the substrate has first and second opposing major surfaces, and wherein a layer of material is formed atop the second major surface. The substrate is placed onto a carrier substrate and portions of the substrate are removed through the spaces to form gaps between adjoining die. The gaps extend at least partially through the substrate towards the second major surface. The layer of material is exposed to a reduced temperature while the substrate is constrained in a first direction between a plate structure and a support structure. The exposing step expands the gaps between the adjoining die in a second direction to separate at least portions of the layer of material. In another example, the exposing step comprises exposing using a cryogenic fluid. The method and associated apparatus provide a process for batch separating a whole substrate in a cost effective manner. In addition, the method and associated apparatus enable batch separation for more challenging type of back layer materials, such a wafer-back-coating materials (WBC), thick metal layers (e.g., greater than 20 microns thick), and die attach films (DAF) among others. Further, the method and associated apparatus support narrower scribe grids, support partial singulation methods, reduce the present of back layer fillet structures, and support a variety of substrate materials including, for example, silicon carbide substrate.


While the subject matter of the description is described with specific preferred examples and example examples, the foregoing drawings and descriptions thereof depict only typical examples of the subject matter, and are not therefore to be considered limiting of its scope. It is evident that many alternatives and variations will be apparent to those skilled in the art. For example, other forms of removable support materials can be used instead of carrier tapes.


As the claims hereinafter reflect, inventive aspects may lie in less than all features of a single foregoing disclosed example. Thus, the hereinafter expressed claims are hereby expressly incorporated into this Detailed Description of the Drawings, with each claim standing on its own as a separate example of the description. Furthermore, while some examples described herein include some but not other features included in other examples, combinations of features of different examples are meant to be within the scope of the description and meant to form different examples as would be understood by those skilled in the art.

Claims
  • 1. A method for processing a semiconductor substrate comprising: providing the semiconductor substrate having die formed as part of the semiconductor substrate and separated from each other by singulation lines, wherein: the semiconductor substrate comprises first and second opposing major surfaces, contacts are disposed over the first major surface,a layer of material is disposed over the second major surface, andthe singulation lines comprise open recesses between adjoining die where portions of the semiconductor substrate have been removed, the singulation lines extending inward from the first major surface into the semiconductor substrate without extending through the layer of material so that the layer of material is under the singulation lines; andseparating the layer of material proximate to the singulation lines by exposing the layer of material to a reduced temperature below about minus 150 degrees Celsius.
  • 2. The method of claim 1, wherein: providing the semiconductor substrate comprises providing the semiconductor substrate attached to a carrier substrate.
  • 3. The method of claim 2, wherein: providing the semiconductor substrate comprises placing the layer of material adjacent to the carrier substrate.
  • 4. The method of claim 1, wherein: exposing comprises exposing while the semiconductor substrate is constrained in a first direction.
  • 5. The method of claim 1, wherein exposing the layer of material comprises: providing an apparatus comprising a plate structure and a support structure, the support structure comprising a recess;in any order: placing the semiconductor substrate within the recess; andproviding a thermal transfer medium within the recess; andexposing the thermal transfer medium to the reduced temperature thereby transitioning the thermal transfer medium from a first state to a second state.
  • 6. The method of claim 5, wherein: providing the thermal transfer medium within the recess comprises contacting the thermal transfer medium and the layer of material.
  • 7. The method of claim 5, wherein: providing the apparatus comprises providing a protective film within the recess.
  • 8. The method of claim 5, wherein: providing the apparatus comprises providing an edge structure within the recess configured to deform to provide space for the thermal transfer medium to expand into during the exposing step.
  • 9. The method of claim 5, wherein: providing the thermal transfer medium comprises providing a liquid; andexposing comprises freezing the liquid.
  • 10. The method of claim 1 further comprising heating the semiconductor substrate after the exposing step.
  • 11. The method of claim 1, wherein providing the semiconductor substrate comprises: providing the layer of material comprising one or more of a metal, a wafer back coating, or a die attach film.
  • 12. A method of processing a semiconductor substrate, comprising: providing the semiconductor substrate having die formed as part of the semiconductor substrate and separated from each other by spaces, wherein: the semiconductor substrate comprises a first major surface and a second major surface opposite to the first major surface,contacts are disposed adjacent to the first major surface, anda layer of material is disposed adjacent to the second major surface, placing the semiconductor substrate onto a carrier substrate;removing portions of the semiconductor substrate through the spaces to form gaps between adjoining die, wherein: the gaps comprises open recesses extending inward from the first major surface;the gaps extend at least partially through the semiconductor substrate towards the second major surface, andthe layer of material overlaps the gaps; andafter the removing step, separating the layer of material by exposing the layer of material to a reduced temperature while the semiconductor substrate is constrained in a first direction.
  • 13. The method of claim 12, wherein exposing comprises: providing a plate structure and a support structure having a recess;placing the semiconductor substrate so that at least the contacts are within the recess;using the plate structure to constrain the semiconductor substrate in the first direction, the first direction being substantially perpendicular to the first major surface;providing a thermal transfer medium within the recess; andexposing the thermal transfer medium to the reduced temperature thereby transitioning the thermal transfer medium from a first state to a second state.
  • 14. The method of claim 13, wherein: providing the thermal transfer medium comprises providing a liquid; andexposing comprises freezing the liquid.
  • 15. The method of claim 13, wherein: providing the support structure comprises providing an edge structure within the recess configured to deform to provide space for the thermal transfer medium to expand during the exposing step.
  • 16. The method of claim 12 further comprising heating the semiconductor substrate after the exposing step.
  • 17. The method of claim 12, wherein: providing the layer of material comprises providing the layer of material comprising one or more of a metal, a wafer back coating, or a die attach film; andexposing comprises using a cryogenic liquid.
  • 18. A method of processing a semiconductor substrate, comprising: providing the semiconductor substrate having die formed as part of the semiconductor substrate and separated from each other by spaces, wherein: the semiconductor substrate comprises a first major surface and a second major surface opposite to the first major surface,contacts are disposed over the first major surface, anda layer of material is disposed under the second major surface;etching at least portions of the semiconductor substrate within the spaces to form gaps between adjoining die; andafter etching, separating at least portions of the layer of material by exposing the layer of material to a reduced temperature while the semiconductor substrate is constrained in a first direction, wherein the exposing step expands the gaps between the adjoining die in a second direction different than the first direction.
  • 19. The method of claim 18, wherein exposing comprises: providing a thermal transfer medium;placing the semiconductor substrate within the thermal transfer medium; andexposing the thermal transfer medium to the reduced temperature thereby transitioning the thermal transfer medium from a first state to a second state.
  • 20. The method of claim 18, wherein: providing the layer of material comprises providing the layer of material comprising one or more of a metal, a wafer back coating, or a die attach film;the method further comprises providing an apparatus comprising a first structure and a second structure; andexposing the layer of material to the reduced temperature comprises exposing while the semiconductor substrate is constrained in the first direction between the first structure and the second structure.
CROSS REFERENCE TO RELATED APPLICATION

This application is a continuation application of co-pending U.S. patent application Ser. No. 15/938,115 filed on Mar. 28, 2018 and issued as U.S. Pat. No. 10,373,869 on Aug. 6, 2019, which claims priority to U.S. Provisional Application No. 62/510,538 filed on May 24, 2017, both of which are hereby incorporated by reference and priority thereto for common subject matter is hereby claimed.

US Referenced Citations (157)
Number Name Date Kind
4820377 Davis et al. Apr 1989 A
5075253 Sliwa, Jr. Dec 1991 A
5166097 Tanielian Nov 1992 A
5401690 Chen Mar 1995 A
5510655 Tanielian Apr 1996 A
5753418 Tsai et al. May 1998 A
5856705 Ting Jan 1999 A
5863813 Dando Jan 1999 A
5919713 Ishii et al. Jul 1999 A
6030885 Bothra Feb 2000 A
6140151 Akram Oct 2000 A
6165814 Wark et al. Dec 2000 A
6200851 Arnold Mar 2001 B1
6214703 Chen et al. Apr 2001 B1
6342724 Wark et al. Jan 2002 B1
6406979 Fischer et al. Jun 2002 B2
6563204 Glenn May 2003 B1
6642127 Kumar et al. Nov 2003 B2
6686225 Wachtler Feb 2004 B2
6897128 Arita May 2005 B2
6969669 Arita Nov 2005 B2
7060531 Arita Jun 2006 B2
7098077 Huang et al. Aug 2006 B2
7129114 Akram Oct 2006 B2
7253477 Loechelt et al. Aug 2007 B2
7309623 Tan et al. Dec 2007 B2
7335576 David et al. Feb 2008 B2
7488668 Arita et al. Feb 2009 B2
7629228 Haji et al. Dec 2009 B2
7651925 Wyant Jan 2010 B2
7678670 Arita et al. Mar 2010 B2
7705420 Joodaki Apr 2010 B2
7767551 Arita et al. Aug 2010 B2
7781310 Grivna Aug 2010 B2
7846848 Lewington et al. Dec 2010 B2
7883343 Mulligan et al. Feb 2011 B1
7906410 Arita et al. Mar 2011 B2
7915140 Genda et al. Mar 2011 B2
7923349 McElrea et al. Apr 2011 B2
7985661 Grivna Jul 2011 B2
7989319 Grivna et al. Aug 2011 B2
8012857 Grivna et al. Sep 2011 B2
8178372 Lutgen et al. May 2012 B2
8384231 Grivna et al. Feb 2013 B2
8450188 Lindsey May 2013 B1
8587130 Hamasaki et al. Nov 2013 B2
8664089 Burghout et al. Mar 2014 B1
8691666 Segawa et al. Apr 2014 B2
8906745 Lindsey Dec 2014 B1
9034733 Burghout et al. May 2015 B2
9136173 Grivna Sep 2015 B2
9153493 Lindsey Oct 2015 B1
9418894 Grivna Aug 2016 B2
9484210 Burghout et al. Nov 2016 B2
9484260 Grivna Nov 2016 B2
9564365 Grivna Feb 2017 B2
9589844 Grivna Mar 2017 B2
9773689 Grivna Sep 2017 B2
9847219 Burghout et al. Dec 2017 B2
9917013 Grivna Mar 2018 B2
10373869 Grivna Aug 2019 B2
20010000079 Usami et al. Mar 2001 A1
20030207579 Rattner et al. Nov 2003 A1
20030235937 Mong et al. Dec 2003 A1
20040087065 Udrea et al. May 2004 A1
20040102025 Arita May 2004 A1
20040185580 Goh Sep 2004 A1
20050072766 Arita Apr 2005 A1
20050084996 Harper Apr 2005 A1
20050104165 Ishio et al. May 2005 A1
20050142863 Spandre Jun 2005 A1
20050196940 Yajima et al. Sep 2005 A1
20060001130 Islam et al. Jan 2006 A1
20060030078 Jiang et al. Feb 2006 A1
20060115962 Maeda Jun 2006 A1
20060118515 Dolechek et al. Jun 2006 A1
20060141677 Munakata et al. Jun 2006 A1
20060143908 Duchesne et al. Jul 2006 A1
20060154401 Gardner et al. Jul 2006 A1
20060166466 Maki et al. Jul 2006 A1
20060244096 Sekiya Nov 2006 A1
20060278956 Cadouri Dec 2006 A1
20070087524 Montgomery Apr 2007 A1
20070111476 Sugiura et al. May 2007 A1
20070132034 Curello et al. Jun 2007 A1
20070148807 Akram Jun 2007 A1
20070249178 Ogihara Oct 2007 A1
20070264832 Arita et al. Nov 2007 A1
20080099900 Oganesian et al. May 2008 A1
20080190902 Nakamura Aug 2008 A1
20090001609 Lim Jan 2009 A1
20090057838 Arita et al. Mar 2009 A1
20090061595 Weber et al. Mar 2009 A1
20090065904 Wang Mar 2009 A1
20090075459 Sato et al. Mar 2009 A1
20090191690 Boyle et al. Jul 2009 A1
20090209087 Arita Aug 2009 A1
20090263927 Lin et al. Oct 2009 A1
20100029059 Matsumura et al. Feb 2010 A1
20100029061 Kamiya et al. Feb 2010 A1
20100048001 Harikai et al. Feb 2010 A1
20100055875 Haji et al. Mar 2010 A1
20100120227 Grivna et al. May 2010 A1
20100129985 Ootake et al. May 2010 A1
20100129986 Kamiya et al. May 2010 A1
20100129988 Ootake et al. May 2010 A1
20100129989 Kamiya et al. May 2010 A1
20100173474 Arita et al. Jul 2010 A1
20100197115 Arita et al. Aug 2010 A1
20100227454 Dohmae Sep 2010 A1
20100240196 Saito et al. Sep 2010 A1
20100248451 Pirogovsky et al. Sep 2010 A1
20100261336 Morita Oct 2010 A1
20100279491 Kiuchi et al. Nov 2010 A1
20100311226 Hamasaki et al. Dec 2010 A1
20100311227 Hatakeyama et al. Dec 2010 A1
20100314781 Hayashi et al. Dec 2010 A1
20110053346 Matsumura et al. Mar 2011 A1
20110124180 Abe et al. May 2011 A1
20110124181 Suzuki et al. May 2011 A1
20110175209 Seddon et al. Jul 2011 A1
20110175225 Seddon et al. Jul 2011 A1
20110175242 Grivna et al. Jul 2011 A1
20110177675 Grivna et al. Jul 2011 A1
20110189835 Sugo et al. Aug 2011 A1
20110237050 Sugimura et al. Sep 2011 A1
20110244657 Grivna et al. Oct 2011 A1
20110287609 Kobayashi Nov 2011 A1
20110294279 Okamura Dec 2011 A1
20110318879 Hatakeyama et al. Dec 2011 A1
20120028415 Shiga et al. Feb 2012 A1
20120061805 Amano et al. Mar 2012 A1
20120068312 Tanaka et al. Mar 2012 A1
20120070960 Murata et al. Mar 2012 A1
20120238073 Johnson et al. Sep 2012 A1
20120244681 Grivna et al. Sep 2012 A1
20120309170 Hayashishita et al. Dec 2012 A1
20120322231 Kim et al. Dec 2012 A1
20120329250 Oda et al. Dec 2012 A1
20130040426 Narita Feb 2013 A1
20130095639 Takamoto et al. Apr 2013 A1
20130122688 Sasaki et al. May 2013 A1
20130157415 Morita et al. Jun 2013 A1
20130164914 Sekiya Jun 2013 A1
20130178006 Kim et al. Jul 2013 A1
20130230973 Gauldin et al. Sep 2013 A1
20130264686 Shoichi et al. Oct 2013 A1
20130330910 Tanaka et al. Dec 2013 A1
20140057411 Hoang et al. Feb 2014 A1
20140127880 Grivna May 2014 A1
20140159254 Takamoto et al. Jun 2014 A1
20160372323 Doub et al. Dec 2016 A1
20170103922 Grivna Apr 2017 A1
20170352593 Grivna Dec 2017 A1
20180158734 Grivna Jun 2018 A1
20180269104 Grivna Sep 2018 A1
20180323097 Iwanaga Nov 2018 A1
Foreign Referenced Citations (9)
Number Date Country
1873824 Jan 2008 EP
2001056063 Aug 2001 WO
2001056063 Aug 2001 WO
2004066382 Aug 2004 WO
2007007883 Jan 2007 WO
PCTJP2007066960 Aug 2007 WO
2008081968 Jul 2008 WO
200963620 May 2009 WO
2014052445 Apr 2014 WO
Non-Patent Literature Citations (3)
Entry
European Patent Office, Search Report for EP Application No. 13181098.8, dated Nov. 3, 2014, 5 pages.
ON Semiconductor and Micro Processing Technology, Inc.; Petition to Correct Inventorship of a Patent and Request for Certificate of Correction Under 37 CFR 1.324; filed Nov. 21, 2017 with the USPTO for U.S. Pat. No. 8,906,745 to add inventor Gordon M. Grivna.
United States Patent and Trademark Office, “Petition Decision”, dated Feb. 1, 2018.
Related Publications (1)
Number Date Country
20190287855 A1 Sep 2019 US
Provisional Applications (1)
Number Date Country
62510538 May 2017 US
Continuations (1)
Number Date Country
Parent 15938115 Mar 2018 US
Child 16433717 US