Claims
- 1. A method of testing a semiconductor integrated circuit device including a dynamic random access memory (DRAM) unit and a logic unit incorporated on the same semiconductor substrate and connected to each other, and a defective chip recognition circuit unit the method comprising:determining whether said DRAM unit conforms to a specification, and, if said DRAM unit does not conform to the DRAM specification, determining whether said DRAM unit can be conformed to the DRAM specification using a redundancy circuit, and, if said DRAM unit cannot be conformed to the DRAM specification using the redundancy circuit, determining that said DRAM unit is defective; declaring that the semiconductor integrated circuit device is defective when said DRAM unit is determined to be defective, and writing defective chip decision data into the defective chip recognition circuit unit; reading any defective decision data in said defective chip recognition circuit unit and determining whether to perform a test of said logic unit when no defective decision data is written in said defective chip recognition circuit unit and not to perform the test of said logic unit when defective decision data is written in said defective chip recognition circuit unit; testing said logic unit when the test of said logic unit is determined to be performed; and determining whether said logic unit conforms to a logic unit specification.
- 2. The method of testing a semiconductor integrated circuit device as set forth in claim 1, further comprising applying a mark indicating a defective article to a semiconductor integrated circuit device determined to be defective.
- 3. The method of testing a semiconductor integrated circuit device as set forth in claim 1, wherein said defective chip recognition circuit is located on a surface of said semiconductor substrate and has a defective chip recognition fuse and two pads connected externally to opposite ends of said defective chip recognition fuse, and when the defective chip decision data are written, electrically opening said defective chip recognition fuse, and when the defective chip decision data are read, making a decision depending on whether a current flows between said two pads.
- 4. The method of testing a semiconductor integrated circuit device as set forth in claim 3, including electrically opening said defective chip recognition fuse by laser trimming.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-57823 |
Mar 1998 |
JP |
|
Parent Case Info
This disclosure is a division of patent application Ser. No. 09/044,002, filed on Mar. 19, 1998 now U.S. Pat. No. 5,986,320.
US Referenced Citations (4)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0275752 |
Jul 1988 |
EP |
0469252 |
Feb 1992 |
EP |
61-30044 |
Feb 1986 |
JP |
4293247 |
Oct 1992 |
JP |
547862 |
Feb 1993 |
JP |
669446 |
Mar 1994 |
JP |