Claims
- 1. A method of making a semiconductor chip package, the method comprising:
providing a semiconductor chip having an active device therein; encapsulating the semiconductor chip in a compound; forming a surface on said compound; forming a first region on the compound, said first region:
being integral with the compound; being offset from said surface on said compound at a plurality of separate sites on said compound; and making a conforming fit with a second region, said second region being offset from a surface of an alignment fixture, whereby the compound is held in contact engagement with the alignment fixture.
- 2. The method as defined in claim 1, wherein forming a surface on said compound comprises forming said first region with an indentation in a direction towards said active area and a protrusion extending in a direction away from said active area of said semiconductor chip encapsulated within said compound.
- 3. The method as defined in claim 1, wherein forming a surface on said compound comprises forming said first region to have a surface area furthermost from said surface of said compound that defines a plane.
- 4. The method as defined in claim 1, wherein forming a surface on said compound comprises forming said first region with at least three points furthermost away from said surface.
- 5. A method according to claim 1, further comprising:
contacting a contact of a test apparatus with a conductive lead extending through said compound and in electrical continuity from said active device; and testing said active device with test circuitry that is in electrical communication with said contact.
- 6. A method according to claim 1, wherein said contact engagement with the alignment fixture takes place at an interface that is formed by at least one of:
a concave surface in the compound encapsulating said semiconductor chip and a convex surface of said alignment fixture; and a convex surface in the compound encapsulating said semiconductor chip and a concave surface of said alignment fixture.
- 7. A method according to claim 1, wherein said semiconductor chip has a plurality of conductive leads electrically connected to said active area, and said encapsulating comprises forming an encapsulating material about said plurality of conductive leads.
- 8. A method according to claim 7, further comprising forming openings in said encapsulating material that provide access to said plurality of conductive leads.
- 9. A method according to claim 8, further comprising forming a plurality of solder balls, wherein each one of the solder balls in said plurality of solder balls is in electrical communication with one of said plurality of conductive leads through said openings in said encapsulating material.
- 10. A method according to claim 9, wherein said contact engagement with the alignment fixture takes place at an interface that is formed by at least one of:
a concave surface in the compound encapsulating said semiconductor chip and a convex surface of said alignment fixture; and a convex surface in the compound encapsulating said semiconductor chip and a concave surface of said alignment fixture.
- 11. A method according to claim 10, further comprising:
contacting a contact of a test apparatus with a conductive lead of said plurality of conductive leads; and testing said active device with test circuitry of said test apparatus that is in electrical communication with said contact of said test apparatus.
- 12. A method according to claim 1, wherein said compound encapsulating said semiconductor chip has a surface and at least three primary points on the compound are offset from the surface by a first distance, said at least three primary points defining a first plane, and wherein the alignment fixture has at lest three secondary points offset by a second distance from a surface of said alignment fixture, said at least three secondary points defining a second plane, said first plane and said second plane being configured such that when said at least three primary points are moved immediately adjacent to said at least three secondary points, said first and second planes are parallel.
- 13. A method according to claim 12, wherein:
each of said at least three primary points comprises a furthermost region on a circumference of a concave surface; and each of said at least three secondary points comprises a furthermost region on a circumference of a convex surface.
- 14. A method of making a semiconductor chip package for alignment to an alignment fixture having an alignment surface thereon, said alignment surface on said alignment fixture having a second region arranged in a second shape, said second shape being offset from said alignment surface, method comprising:
providing a semiconductor chip having an active device therein; encapsulating the semiconductor chip in a compound while forming a surface on said compound having a first region arranged in a first shape, wherein said first shape:
is offset from said surface on said compound; and is for receiving said second shape projecting into said first shape so as to make a conforming fit with said second shape such that the semiconductor chip is thereby held stationary relative to the alignment fixture.
- 15. The method as defined in claim 14, wherein encapsulating the semiconductor chip in a compound while forming a surface on said compound having a first region arranged in a first shape further comprises forming said first region to have at least three points furthermost away from said surface on said compound.
- 16. A method according to claim 14, further comprising:
contacting a contact of a test apparatus with a conductive lead extending through said compound and in electrical continuity from said active device; and testing said active device with test circuitry that is in electrical communication with said contact.
- 17. A method of using a semiconductor chip package alignment system comprising:
providing a semiconductor chip having an active device and being encapsulated in a compound, the compound having thereon a surface and at least three primary points on the compound that are offset from the surface on the compound by a first distance, said at least three primary points defining a first plane; providing an alignment fixture having at least three secondary points a second distance offset from a surface of said alignment fixture, said at least three secondary points defining a second plane, said first and second distances being equidistant, said first plane and second plane being configured such that when said at least three primary points are moved immediately adjacent to said at least three secondary points said first and second planes are parallel; contacting a contact of a test apparatus with a conductive lead extending through the compound and in electrical continuity from said active device; and testing said active device with test circuitry that is in electrical communication with said contact.
- 18. A method of making a semiconductor chip package, the method comprising:
providing a semiconductor chip having an active device; forming a conductive lead in electrical communication with and extending from said active device; forming a compound on said semiconductor chip and arranged about said conductive lead while forming three indentations in said compound for receiving three protrusions on an alignment fixture so that when said three protrusions are received by said three indentations a conforming fit is achieved by the reception of the three protrusions on the alignment fixture respectively into the three indentations.
- 19. The method as defined in claim 18, wherein when said conforming fit is achieved, the semiconductor chip is held in mating engagement relative to the three protrusions on the alignment fixture.
- 20. The method as defined in claim 18, further comprising:
contacting a contact of a test apparatus with said conductive lead in electrical communication with and extending from said active device; and testing said active device with test circuitry that is in electrical communication with said contact.
Parent Case Info
[0001] This application is a divisional of U.S. patent application Ser. No. 09/190,545, filed on Nov. 12, 1998, which is a divisional of application Ser. No. 09/026,584, filed on Feb. 20, 1997, now U.S. Pat. No. 6,198,172, which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09190545 |
Nov 1998 |
US |
Child |
10119461 |
Apr 2002 |
US |
Parent |
09026584 |
Feb 1997 |
US |
Child |
09190545 |
Nov 1998 |
US |