This is a U.S. National stage of application No. PCT/SG02/00072, filed on 30 Apr. 2002.
This invention relates to a method of wafer/substrate bonding, particularly but not exclusively, to a method of anodic bonding.
Wafer/substrate bonding has increasingly become a key technology for materials integration in various areas of microelectromechanical systems (MEMS), microoptoelectromechanical systems (MOEMS), microelectronics, optoelectronics and substrate fabrication. It is also widely used for vacuum packaging, hermetic sealing and encapsulation.
In order to bond the wafers/substrates together, various technologies have already been developed, for example, silicon fusion bonding, anodic bonding and intermediate layer bonding, including eutectic, glass frit, solder and adhesive bonding.
Anodic bonding is widely used for bonding between a glass wafer/substrate and a metal or semiconductor wafer/substrate, such as a silicon wafer. Using the silicon wafer as an example, in a conventional anodic bonding process, the wafers are heated, typically to a temperature between 300° C. and 600° C., which increases the mobility of the positive ions in the glass. Next, a typical voltage of 400 volts to 1200 volts is applied to the glass and the silicon wafer to be bonded, such that the voltage of the silicon wafer is positive with respect to the glass wafer. The positive ions in the glass are attracted to the high negative voltage thus creating a space charge at the glass-silicon interface, which produces a strong electrostatic attraction between the silicon and glass wafers, fixing them firmly in place.
The elevated temperature also causes oxygen from the glass wafer to be transported to the glass-silicon interface where the oxygen combines with the silicon to form silicon oxide, creating an irreversible chemical bond at the glass-silicon interface, when the voltage is subsequently removed.
Therefore, a higher temperature generally yields a better bonding strength. Preferably, a bonding temperature above 400° C. is recommended, which has been demonstrated to achieve a successful bond. However, a high bonding temperature may result in other problems such as a residual stress after the anodic bonding due to the thermal expansion mismatch between the two wafers, and damage of the metal circuits on the silicon wafer after the bonding. In addition, a high temperature may prevent the use of certain metals in the bonding stack as well.
On the other hand, if the bonding temperature is reduced, bonding quality will be affected resulting in a weak or poor bond between the two wafers. In addition, a poor bond is susceptible to the formation of bubbles or cavities in the glass-silicon interface, which are difficult to minimize or eliminate.
There have been proposed methods of bonding between a glass wafer/susbtrate and a silicon wafer/substrate at relatively low bonding temperatures. For example, patent number U.S. Pat. No. 5,695,590 discloses a method of bonding two glass wafers using an intermediate layer of alkaline ion barrier between the two wafers at a temperature between 250° C. and 500° C. However, a problem with this proposed method is that bonding quality is relatively poor at the lower limit of the disclosed temperature range. Patent document U.S. Pat. No. 5,820,648 relates to an anodic process between a silicon and a glass substrate at a temperature of approximatley 200° C. by irradiating a light beam to relax the network structure of glass so as to promote the diffusion of modifier ions in the glass. A disadvantage of this proposed method is that it is difficult to irradiate the entire bonding area of the substrates, especially for wafer level bonding, since the electrode to supply the required voltage may shield the light beam. Moreover, the apparatus to perform this proposed method is expensive to setup.
It is an object of the invention to provide a bonding method which alleviates at least one of the disadvantages of the discussed prior art.
In a first aspect of the invention, there is provided a method of bonding two components, each component being a wafer or a substrate, the method comprising the steps of:
An advantage of the described embodiment of the invention is that the components can be bonded at a relatively low temperature between 300° C. and 200° C. or less, and at the same time ensuring good bonding quality such as high bonding strength and bubble-free interfaces.
A further advantage of the described embodiment of the invention is that each individual process step is simple and easy to apply and compatible with the existing bonding techniques so that the proposed method can be carried out at a low cost.
The term “non-hydrogenated” is used in this application to mean that the intermediate layer is synthesized without using hydrogen or that the deposition process forming the intermediate layer does not deliberately introduce any hydrogen or hydrogen radicals. It should be noted that it is virtually impossible to remove all hydrogen content since hydrogen may be introduced due to contamination, for example during the deposition process.
Typically, the deposition process comprises the use of a target substance for forming the intermediate layer and it should also be apparent that the constituent element that is used to form the amorphous layer using such a process does not contain hydrogen or hydrogen radicals.
Typically, one of the components is an insulator such as glass material, for example borosilicate glass or other suitable glass having alkaline ions.
Preferably, the method further comprises the step of cleaning one of the components using a cleaning solution prior to depositing the intermediate layer on this component. Typically, the method further comprises the step of treating both components with a hydrophilic solution subsequent to the deposition of the intermediate layer on one of the components.
Typically, the hydrophilic solution is sulphuric or hydrogen peroxide solution and the treatment process takes place at an approximate temperature between 50° C. and 80° C.
Preferably, after the cleaning process, the method further comprises the step of flushing the hydrophilic solution from the components. Typically, the flushing process is carried out using deionised water. After the flusing process, the method may further comprise the step of drying the bonding surfaces of the components.
Typically, the components are spaced from each other using spacers with the intermediate layer therebetween. The components may then be placed in a vacuum chamber for the bonding operation with the temperature less than 300° C. A typical voltage, approximately between 100 volts to 1000 volts, may also be applied to the components. Preferably, the two components are bonded anodically.
Preferably, the deposition of the intermediate layer is carried out using physical vapour deposition, for example ion beam deposition, laser ablation or sputtering. A suitable intermediate layer may be selected from the group consisting of silicon, silicon oxide or silicon nitride.
In a second aspect of the invention, there is provided a bonded assembly comprising two components, each component being a wafer or a substrate, and an amorphous and non-hydrogenated intermediate layer.
The invention also relates to a semiconductor device, an electronic device, a microelectromechanical system or a microoptoelectromechanical system having the bonded assembly according to the second aspect of the invention.
An embodiment of the invention will now be described, by way of example, with reference to the accompanying drawings in which:
a is an optical image of a fracture area within the bonded components;
b illustrates a mirror image of the same fracture area of
In this embodiment, silicon will be used as an example for the first wafer 1. The conditioning of the silicon wafer 1 may take the form of polishing the surface for the bonding operation so that the surface is a “mirror-polished surface”, which has a surface roughness of typically in the nanometer range. In addition, prior to introduction of the silicon wafer 1 into a deposition chamber, the surface is ultrasonically cleaned by means of a cleansing solvent, for example nitric acid, ammonium hydrogen peroxide, RCA cleansing solution (which can be sulfuric or hydrogen peroxide based) or acetone.
Next, in the deposition chamber, an amorphous intermediate layer 2 is deposited on the “mirror polished” surface of the silicon wafer 1, as shown in
It is essential that the amorphous intermediate layer 2 is non-hydrogenated, meaning that the intermediate layer is deposited without deliberately using hydrogen or hydrogen radicals during the deposition process. In this way, the intermediate layer formed would be substantially hydrogen free. This is important because hydrogen has a higher affinity with oxygen than most of other elements and thus oxygen (from the glass wafer 4) which is transported to the glass-silicon interface between the two wafers 1,4 will bond readily with hydrogen. Therefore, if there is hydrogen present in the amorphous intermediate layer 2, the chemical bonding strength between oxygen and silicon is reduced resulting in a low bonding quality. To ovecome this problem, the amorphous intermediate layer 2 is deposited using physical vapour deposition (PVD) which reduces or eliminates the hydrogen content in the amorphous layer 2.
Examples of PVD methods include laser ablation, ion beam deposition and sputtering. In this embodiment, sputtering is used to grow an amorphous and non-hydrogenated silicon intermediate layer 2 on the silicon wafer 1 at room temperature in the depostion chamber. It should be apparent that there are no hydrogen gas or gases with hydrogen content being used in the deposition chamber. The silicon intermediate layer 2 is deposited using a DC magnetron sputtering system with a base pressure of 5×10−7 mbar. A 99.99% high purity silicon planar target was mounted on the sputtering system and argon (Ar) gas was used as a sputtering gas. During sputtering, energised plasma ions strike the silicon planar target and cause atoms from the silicon target to be ejected with enough energy to be deposited onto the silicon wafer 1, as illustrated by arrows-3 in
After the deposition of the amorphous intermediate layer 2 on the silicon wafer 1, the silicon wafer 1 is further treated by immersing the silicon wafer 1 with the amorphous layer 2 in a hydrophilic solution bath, such as sulfuric-, or hydrogen-peroxide-based RCA solution. This treatement process is carried out at a temperature between 50° C. and 80° C. for about 5 to 10 minutes, so that the silicon wafer 1 becomes hydrophilic. This is depicted in
Similarly, the glass wafer 4 is conditioned first by polishing the bonding surface and then treated in a same hydrophilic solution bath so that the wafer 4 becomes hydrophilic, as shown in
Next, both wafers 1,4 (and the amorphous intermediate layer 2 deposited on the silicon wafer 1) are flushed with deionised water to remove the hydrophilic solution from the wafer's surface. This is followed by “spin-drying” the two wafers 1,4 or blowing inert gases on the wafers 1,4 to speed up the drying process. When the wafers 1,4 are dried, the glass wafer 4 is stacked or arranged in spaced relationship with the intermediate layer 2 and the silicon wafer 1, as shown in
After the alignment, the stacked wafers 1,4 are placed in a vacuum chamber. During vacuumizing, one or both of the wafers 1,4 are heated to a temperature between 300° C. and 200° C. or less. When the temperature reaches the predetermined setting, the two wafers 1,4 are first brought into point contact under pressure in the central area, as shown by arrow 6 in
After bonding, the bonded assembly of wafers 1,4 are checked with a scanning acoustic microscope (SAM) using a resolution of approximately 2.5 microns.
The bond created in this manner is distinguished both by a high mechanical strength and long mechanical and chemical durability. The measurements in “pull” tests have shown that the bonding strength can be higher than the fracture strength of glass. The results from the pull tests revealed that bonding strength higher than 20 MPa can be achieved for the bonding temperatures between 200° C. and 300° C. used in the preferred embodiment. It is also found that fracture, if any, would occur inside the glass, or in some cases the silicon, rather than in the glass-silicon interface, as shown in
a shows a fractured surface of a bonded wafer 1,4 after dicing to 10×10 mm and
This high bonding strength thus permits further trouble-free processing of the wafer plates for the fabrication of, for example highly complex microstructures or devices, or the like. It also permits trouble-free post processing of the wafers, such as grinding, polishing, dicing etc.
The reliable bonding at such low temperature in this invention can minimise degradation or damage of pre-fabricated devices and integrated circuitry. It can minimize or eliminate bonding-induced residual stress or warpage after cooling which may cause reliability issues. It can also be used for hermetic and vacuum sealing at a low temperature.
The embodiment described is not to be construed as limitative. For example, although the embodiment describes the bonding between a silicon wafer 1 and a glass wafer 4, other types of wafer or substrate, such as metal, ceramic or semiconductor material, can be used.
The described method is also applicable for bonding between a substrate and a wafer and not just between two wafers. The method may also be used for bonding two substrates or for bonding between a plurality of substrates and/or wafers. For example, after a bonded assembly is formed by using the described method, the bonded assembly can be further bonded using the described method with another component which can be a wafer or a substrate and subsequently, the bonded assembly can again be bonded with a further component. In this way, a multilayer wafer or substrate assembly is formed.
The preferred bonding temperature is between 300° C. and 200° C. to alleviate any residual stress to the glass and silicon wafer 1,4. However, it should be apparent that a bonding temperature higher than 300° C. may be applied to the wafers 1,4 to achieve a better bond if both wafers can withstand the thermal mismatch, when both wafers 1,4 are subsequently cooled to room temperature, or other degradations.
The described embodiment uses sputtering as the PVD process for the deposition of the intermediate layer 2. However, other PVD processes such as ion beam deposition and laser ablation can also be used. In the alternative, other suitable deposition methods, such as chemical vapour deposition (CVD) can also be used as long as the amorphous intermediate layer 2 formed is non-hydrogenated.
The sputtering process described uses a silicon planar target to deposit the silicon intermediate layer 2. In the alternative, other suitable planar targets can be used as long as the substance forming the target does not have hydrogen as a constituent element.
Having now fully described the invention, it will be apparent to one of ordinary skill in the art that many changes and modifications can be made thereto without departing from the scope of the invention as claimed.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/SG02/00072 | 4/30/2002 | WO | 00 | 10/27/2004 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO03/097552 | 11/27/2003 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4883215 | Goesele et al. | Nov 1989 | A |
5266135 | Short et al. | Nov 1993 | A |
5318652 | Hocker et al. | Jun 1994 | A |
5346848 | Grupen-Shemansky et al. | Sep 1994 | A |
5407856 | Quenzer et al. | Apr 1995 | A |
5413955 | Lee et al. | May 1995 | A |
5695590 | Willcox et al. | Dec 1997 | A |
5728624 | Linn et al. | Mar 1998 | A |
5820648 | Akaike et al. | Oct 1998 | A |
5843832 | Farmer et al. | Dec 1998 | A |
5866469 | Hays | Feb 1999 | A |
6008113 | Ismail et al. | Dec 1999 | A |
6159824 | Henley et al. | Dec 2000 | A |
6168678 | Plankenhorn et al. | Jan 2001 | B1 |
6180496 | Farrens et al. | Jan 2001 | B1 |
6548382 | Henley et al. | Apr 2003 | B1 |
20030017679 | Lee et al. | Jan 2003 | A1 |
20030040133 | Horng et al. | Feb 2003 | A1 |
20040029336 | Harpster et al. | Feb 2004 | A1 |
Number | Date | Country |
---|---|---|
0 441 270 | Nov 1995 | EP |
1 130 647 | Sep 2001 | EP |
0 664 557 | Aug 2004 | EP |
59-174549 | Mar 1983 | JP |
59-174549 | Oct 1984 | JP |
61-145839 | Jul 1986 | JP |
62-265728 | Nov 1987 | JP |
63-111652 | May 1988 | JP |
63 111652 | May 1988 | JP |
90-97755 | Apr 1997 | JP |
11-219872 | Aug 1999 | JP |
2000-121468 | Apr 2000 | JP |
9003249 | May 1990 | KR |
WO 0129890 | Apr 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20050215028 A1 | Sep 2005 | US |