Claims
- 1. A method for providing a chip scale package, comprising the steps of:(a) providing a die with a first side, a second side, and a plurality of edges; (b) applying an electrophoretic substance which protects against electrostatic discharge to the first side and the edges of the die but not on the second side of the die; and (c) providing components on the second side of the die but not on the first side of the die.
- 2. The method of claim 1, wherein the providing step (a) comprises the steps of:(a1) mounting the first side of the die to a first tape; (a2) sawing columns and rows of cells in the second side of the die; (a3) mounting the second side of the die to a second tape; and (a4) releasing the first tape from the die.
- 3. The method of claim 1, wherein the providing step (c) comprises the steps of:(c1) mounting the first side of the die with the substance to a third tape; (c2) releasing a second tape from the second side of the die; (c3) mounting the second side of the die to a fourth tape with components; (c4) releasing the fourth tape from the die; and (c5) mounting the second side of the die with the components onto a printed circuit board.
- 4. The method of claim 3, wherein the components comprises a carrier, a plurality of balls, a plurality of wires or tabs, and a plurality of bonding pads.
- 5. The method of claim 1, wherein the applying step (b) further comprises the step of:(b1) marking data on the substance on the first side of the die.
- 6. A method for providing a chip scale package, comprising the steps of:(a) providing a die with a first side, a second side, and a plurality of edges; (b) mounting the second side of the die to a tape; (c) applying an electrophoretic substance which protects against electrostatic discharge to the first side of the die and to the plurality of edges but not to the second side of the die; (d) releasing the tape from the die; and (e) providing components to the second side of the die but not to the first side of the die.
- 7. The method of claim 6, wherein the providing step (a) comprises the steps of:(a1) mounting the first side of the die to a first tape; and (a2) sawing a plurality of columns and a plurality of rows of cells in the second side of the die.
- 8. The method of claim 6, wherein the mounting step (b) comprises the steps of:(b1) mounting the second side of the die to a second tape; and (b2) releasing a first tape from the first side of the die.
- 9. The method of claim 6, wherein the releasing step (d) comprises the steps of:(d1) mounting the first side of the die with the substance to a third tape; and (d2) releasing a second tape from the second side of the die.
- 10. The method of claim 6, wherein the providing step (e) comprises the steps of:(e1) mounting the second side of the die to a fourth tape with components; (e2) releasing the fourth tape from the die; and (e3) mounting the second side of the die with the component onto a printed circuit board.
- 11. The method of claim 6, wherein the applying step (c) further comprises the step of:(c1) marking data on the substance on the first side of the die.
- 12. A method for providing a chip scale package, the package including a die with a first side, a second side, and a plurality of edges, comprising sequentially the steps of:(a) mounting the first side of the die to a first tape; (b) sawing a plurality of columns and a plurality of rows of cells in the second side of the die; (c) mounting the second side of the die to a second tape; (d) releasing the first tape from the die; (e) applying electrophoretic paint to the first side of the die and to the plurality of edges but not to the second side of the die; (f) marking data on the electrophoretic paint on the first side of the die; (g) mounting the first side of the die with the electrophoretic paint to a third tape; (h) releasing the second tape from the die; (i) mounting the second side of the die to a fourth tape with components, wherein the components are mounted onto the second side of the die but not the first side of the die; (j) releasing the fourth tape; and (k) mounting the second side of the die with the components onto a printed circuit board.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a Divisional of co-pending U.S. patent application Ser. No. 09/161,062, entitled “Method to Improve Chip Scale Package Electrostatic Discharge Performance and Suppress Marking Artifacts ,” filed on Sep. 25, 1998.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5607818 |
Akram et al. |
Mar 1997 |
A |
6011300 |
Muramatsu |
Jan 2000 |
A |
6130148 |
Farnworth et al. |
Oct 2000 |
A |
6207548 |
Akram et al. |
Mar 2001 |
B1 |
6356092 |
Farnworth et al. |
Mar 2002 |
B2 |
Non-Patent Literature Citations (1)
Entry |
Electronic Packaging and Interconnection Handbook Charles A. Harper, Third Edition, McGraw-Hill 2000, pp. 7.56-7.57, 7.82-7.87, 10.34-10.35. |