Claims
- 1. A method of reducing resist residue defects in a semiconductor manufacturing process, comprising:performing a special vapor prime operation to a semiconductor substrate structure, wherein the special vapor prime operation comprises using a hexamethyldisilazane priming agent and is performed at a temperature between about 85 degrees C. and 130 degrees C. for a period of between about 5 seconds and about 20 seconds; applying a photoresist coat to the semiconductor substrate structure; selectively exposing a first portion of the photoresist coat using an exposure source and a photomask, wherein a second portion of the photoresist is unexposed; performing a special development operation on the first portion of the photoresist using a developer and maintaining an exhaust air velocity from about 5 meters per second or more to about 6 meters per second or less; removing the developed first portion of the photoresist from the structure; and removing resist residues from the structure in order to reduce resist residue defects.
- 2. The method of claim 1, wherein performing the special development operation comprises:dispensing developer onto the semiconductor substrate structure; rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a medium speed for a first time period; rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substate structure at a low speed for a second time period; rinsing the front side of the semiconductor substrate structure for a third time period; and drying the semiconductor substrate structure while spinning the semiconductor substrate structure at a high speed.
- 3. The method of claim 2, wherein rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a medium speed for a first time period comprises rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 1000 RPM for a first time period of about 40 seconds.
- 4. The method of claim 2, wherein rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate Structure at a low speed for a second time period comprises rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 600 RPM for a second time period of about 8 seconds.
- 5. The method of claim 2, wherein rinsing the front side of the semiconductor substrate structure for a third time period comprises rinsing the front side of the semiconductor substrate structure for a third time period of about 5 seconds.
- 6. The method of claim 2, wherein drying the semiconductor substrate structure while spinning the semiconductor substrate structure at a high speed comprises drying the semiconductor substrate structure while spinning the semiconductor substrate structure at a low acceleration of about 1000 RPM per second from rest to a speed of about 4500 RPM.
- 7. The method of claim 6, wherein rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a medium speed for a first time period comprises rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 1000 RPM for a first time period of about 40 seconds, wherein rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a low speed for a second time period comprises rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 600 RPM for a second time period of about 8 seconds, and wherein rinsing the front side of the semiconductor substrate structure for a third time period comprises rinsing the front side of the semiconductor substrate structure for a third time period of about 5 seconds.
- 8. The method of claim 1, wherein performing the special development operation comprises:dispensing developer onto the semiconductor substrate structure; rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a medium speed for a first time period; rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a low speed for a second time period; rinsing the front side of the semiconductor substrate structure for a third time period; and drying the semiconductor substrate structure while spinning the semiconductor substrate structure at a high speed.
- 9. The method of claim 8, wherein spinning front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a medium speed for a first time period comprises rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 1000 RPM for a first time period of about 40 seconds.
- 10. The era of claim 8, wherein rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a low speed for a second time period comprises rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 600 RPM for a second time period of about 8 seconds.
- 11. The method of claim 8, wherein rinsing the front side of the semiconductor substrate structure for a third time period comprises rinsing the front side of the semiconductor substrate structure for a third time period of about 5 seconds.
- 12. The method of claim 8, wherein drying the semiconductor substrate structure while spinning the semiconductor substrate structure at a high speed comprises drying the semiconductor substrate structure while spinning the semiconductor substrate structure at a low acceleration of about 1000 RPM per second from rest to a speed of about 4500 RPM.
- 13. The method of claim 12, wherein rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a medium speed for a first time period comprises rinsing front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 1000 RPM for a first time period of about 40 seconds, wherein rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a low speed for a second time period comprises rinsing the front and back sides of the semiconductor substrate structure while spinning the semiconductor substrate structure at a speed of about 600 RPM for a second time period of about 8 seconds, and wherein rinsing the front side of the semiconductor substrate structure for a third time period comprises rinsing the front side of the semiconductor substrate structure for a third time period of about 5 seconds.
- 14. A vapor prime operation for a semiconductor manufacturing process, comprising:priming a semiconductor structure using a hexamethyldisilizane priming agent at a temperature from about 85 degrees C. or more to about 130 degrees C. or less for a time period from about 5 seconds or more to about 20 seconds or less; applying a photoresist coat to the semiconductor substrate structure; selectively exposing a first portion of the photoresist coat using an exposure source and a photomask, wherein a second portion of the photoresist is unexposed; and performing a special development operation on the first portion of the photoresist using a developer and maintaining an exhaust air velocity from about 5 meters per second or more to about 6 meters per second or less.
CROSS REFERENCE TO RELATED APPLICATIONS
The present application claims the benefit of U.S. Provisional Patent Application Ser. No. 60/285,197, filed Apr. 20, 2001, entitled METHODS AND SYSTEMS FOR CONTROLLING RESIST RESIDUE DEFECTS IN A SEMICONDUCTOR DEVICE MANUFACTURING PROCESS.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
6649525 |
Phan et al. |
Nov 2003 |
B1 |
Non-Patent Literature Citations (2)
Entry |
“Understanding the DUV Resist Development Process Using A Develop Residue Monitoring Technique”. C. Pike and J Erhardt. Presented at Interface 1999; Microlithography Symposium. Nov. 14-16, 1999. |
“An Investigation of Circular Resist Residue Defects in the Development of a 0.16μm Flash Process”. J. Erhardt, K. Phan, and J. Cheng. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/285197 |
Apr 2001 |
US |