This application relates generally to methods for manufacturing semiconductor devices. More particularly, the disclosed embodiments relate to methods for obtaining planarized semiconductor islands.
Epitaxial growth is a popular method of creating a crystalline region on a semiconductor substrate. However, formation of semiconductor structures in unwanted regions of the semiconductor substrate is undesirable.
Selective epitaxial growth (SEG) is used for creating a crystalline region on targeted areas of the semiconductor substrate. For a selective epitaxial growth, a semiconductor substrate is covered with a masking material, exposing certain areas of the underlying substrate. For such semiconductor substrate, the epitaxial growth occurs mainly on the exposed areas of the semiconductor substrate, and less so on the masking material.
However, certain semiconductor materials, when epitaxially grown, form non-flat top surfaces. On the other hand, many semiconductor devices require a flat surface to build additional semiconductor structures thereon, which, in turn, requires additional operations to planarize the semiconductor structures with non-flat top surfaces. Such additional operations can be time-consuming and costly, and may cause damages to the semiconductor structures.
Thus, there is a need for improved methods of obtaining epitaxially grown semiconductor structures with planar top surfaces. A number of embodiments that overcome the limitations and disadvantages described above are presented in more detail below. These embodiments provide improved methods for making such semiconductor structures and devices that include such semiconductor structures. Such improved methods would also enable a faster process in obtaining epitaxially grown semiconductor structures with planar top surfaces while reducing damages caused by planarization operations, thereby increasing the yield in making devices with such semiconductor structures.
As described in more detail below, some embodiments involve a method for obtaining a semiconductor island. The method includes epitaxially growing one or more semiconductor structures over a substrate with one or more mask layers defining one or more regions that are not covered by the one or more mask layers over the substrate. The one or more semiconductor structures are epitaxially grown over the one or more regions that are not covered by the one or more mask layers. A respective epitaxially grown semiconductor structure of the one or more epitaxially grown semiconductor structures includes a first portion located adjacent to the one or more mask layers and a second portion located away from the one or more mask layers. The first portion of the respective epitaxially grown semiconductor structure has a height that is less than a height of a portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure. The second portion of the respective epitaxially grown semiconductor structure has a height that is equal to, or greater than, the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure. The method also includes forming one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure; and, subsequent to forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure, removing at least a portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure.
In accordance with some embodiments, a semiconductor device includes substrate and one or more semiconductor layers defining one or more regions that are not covered by the one or more semiconductor layers over the substrate. The one or more semiconductor layers include silicon. The semiconductor device also includes one or more semiconductor structures located over the one or more regions that are not covered by the one or more semiconductor layers. The one or more semiconductor structures includes germanium. A respective semiconductor structure of the one or more semiconductor structures includes a first portion located adjacent to the one or more semiconductor layers and a second portion located away from the one or more semiconductor layers. The first portion of the respective semiconductor structure has a height that is less than a height of a portion of the one or more semiconductor layers located adjacent to the first portion of the respective semiconductor structure. The second portion of the respective semiconductor structure has a height that is equal to, or greater than, the height of the portion of the one or more semiconductor layers located adjacent to the first portion of the respective semiconductor structure. The semiconductor device further includes one or more filling layers located over at least the first portion of the respective semiconductor structure.
In accordance with some embodiments, a semiconductor device includes a substrate and one or more first semiconductor structures located over the substrate. A respective first semiconductor structure of the one or more first semiconductor structures has a substantially flat top surface, a substantially vertical side surface, and a diagonal surface extending from the top surface to the side surface. The diagonal surface is non-parallel and non-perpendicular to the top surface and non-parallel and non-perpendicular to the side surface. The semiconductor device also includes one or more second semiconductor structures. A respective second semiconductor structure of the one or more second semiconductor structures is located on the diagonal surface of a corresponding first semiconductor structure of the one or more first semiconductor structures. The respective second semiconductor structure has a side surface aligned with the side surface of the corresponding first semiconductor structure and a top surface aligned with the top surface of the corresponding first semiconductor structure.
In accordance with some embodiments, a semiconductor device is made by any method described herein.
For a better understanding of the aforementioned aspects as well as additional aspects and embodiments thereof, reference should be made to the Description of Embodiments below, in conjunction with the following drawings.
Like reference numerals refer to corresponding parts throughout the figures.
Unless noted otherwise, the figures are not drawn to scale.
As explained above, selective epitaxial growth (SEG) can be used for creating a crystalline region on targeted areas of the semiconductor substrate. However, certain semiconductor materials, such as germanium, when epitaxially grown, form a pyramid shaped structure. This is because the speed of the germanium growth has a very high dependency on the crystalline direction. In many cases, germanium grows faster in the first dominant direction (100) than the second dominant direction (311). This discrepancy of the growth speed leads to a germanium island having a pyramid shape. This pyramid-shaped germanium island is unsuitable for many semiconductor applications, which require a flat surface for fabricating additional semiconductor structures thereon. Without a flat surface, both the performance and the yield of a semiconductor device that includes the pyramid-shaped germanium island are severely impaired.
In addition, although a planarization operation, such as a chemical-mechanical-planarization process, can be used to remove a portion of the pyramid-shaped germanium island to provide a germanium island with a flat top surface, the pyramid-shaped germanium island can have a height over a micrometer, which is time-consuming and costly to planarize. Furthermore, such extensive planarization operation can cause damages (e.g., cracks or breakage) in the germanium island and/or adjacent structures.
Underfilling regions selected for selective epitaxial growth (e.g., regions not covered by a mask layer) with the epitaxially grown germanium island can lower the height of the pyramid-shaped germanium island, which requires less time spent on planarization operations. However, if the epitaxially grown germanium island is located entirely below the top surface of the mask layer, forming electrical contacts with the epitaxially grown germanium island can add challenges. In addition, the epitaxially grown germanium, due to the sloped facets, has a flat region that is substantially less than (e.g., less than 80%) the entire top surface, which, in turn, leads to additional challenges. If the epitaxially grown germanium island is located at least partially above the top surface of the mask layer, planarization is often required to level the top surface of the germanium island to the top surface of the mask layer. However, planarizing an underfilled semiconductor island can cause damages to the semiconductor island. In addition, the planarization operation on an underfilled semiconductor island can increase the gap between the semiconductor island and the mask layer, which changes or impairs the performance of a semiconductor device that includes the semiconductor island. For example, an electrical contact formed over the increased gap may be more susceptible to a mechanical force (e.g., due to a thermal expansion and/or shrinking, an external shock, etc.) and may break more easily.
Methods that address the above problems are described herein. Because a semiconductor structure is epitaxially grown without overfilling a region selected for selective epitaxial growth, the height of the epitaxially grown semiconductor structure is lower than the height of a semiconductor structure epitaxially grown to overfill the region. This reduces the amount of semiconductor material that needs to be removed during the planarization operation. In addition, a sacrificial layer is used to provide mechanical support to the epitaxially grown semiconductor structure, which preserves the integrity of the semiconductor structure and reduces damages during the planarization operation. Thus, the disclosed methods enable faster and more cost effective ways to provide epitaxially grown semiconductor structures (e.g., germanium structures) at a high yield.
Reference will be made to certain embodiments, examples of which are illustrated in the accompanying drawings. While the underlying principles will be described in conjunction with the embodiments, it will be understood that it is not intended to limit the scope of claims to these particular embodiments alone. On the contrary, the claims are intended to cover alternatives, modifications and equivalents that are within the scope of the claims.
Moreover, in the following description, numerous specific details are set forth to provide a thorough understanding of the present invention. However, it will be apparent to one of ordinary skill in the art that the invention may be practiced without these particular details. In other instances, methods, procedures, components, and networks that are well-known to those of ordinary skill in the art are not described in detail to avoid obscuring aspects of the underlying principles.
It will also be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first group could be termed a second group, and, similarly, a second group could be termed a first group, without departing from the scope of the claims. The first group and the second group are both groups (e.g., of semiconductor structures), but they are not the same group.
The terminology used in the description of the embodiments herein is for the purpose of describing particular embodiments only and is not intended to limiting of the scope of claims. As used in the description and the appended claims, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will also be understood that the term “and/or” as used herein refers to and encompasses any and all possible combinations of one or more of the associated listed items. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
In some embodiments, the mask layer 104 includes a dielectric material (e.g., silicon dioxide, germanium dioxide, etc.). In some embodiments, the mask layer 104 is made of (or consists of) a dielectric material (e.g., silicon dioxide, germanium dioxide, etc.). The mask layer 104 exposes one or more portions of the substrate 102. In some embodiments, the mask layer 104 (e.g., the dielectric material) is deposited on the substrate 102 and subsequently etched to expose the one or more portions (or regions) of the substrate 102 (e.g., for subsequent epitaxial growth over the exposed portions or regions). In some embodiments, the substrate 102 is further etched. In some cases, this further etching provides a surface more suitable for epitaxial growth.
As shown in
In addition, as shown in
The processes illustrated in
Although now shown in
Also, although not shown in
At the same time, the semiconductor structure 306 has a second portion 314 (e.g., a horizontally-central vertical portion of the semiconductor structure 306) that is located away from the mask layer 104. The second portion 314 of the semiconductor structure 306 has a height h2 that is equal to, or greater than, the height h3 of the portion of the mask layer 104 located adjacent to the first portion 312 of the semiconductor structure 306. This facilitates forming additional semiconductor devices and/or electrical contacts over the semiconductor structure 306, even after the semiconductor structure 306 is planarized.
Certain other features described with respect to
The complementary metal oxide-semiconductor devices shown in
In some cases, the substrate 102 is a p-doped substrate and a portion of the substrate 102 is doped to form an n-well 603. Portions of the n-well 603 are doped (with p-type dopants) to form the source and drain of a PMOS transistor. Optionally, a portion of the substrate 102 is further doped (with p-type dopants) to form a p-well 605. Portions of the p-well 605 are doped (with n-type dopants) to form the source and drain of an NMOS transistor. Alternatively, portions of the p-doped substrate are doped (with n-type dopants), without further doping the p-doped substrate with p-type dopants, to form the source and drain of an NMOS transistor.
In some cases, the substrate 102 is a n-doped substrate and a portion of the substrate 102 is doped to form an p-well 603. Portions of the p-well 603 are doped (with n-type dopants) to form the source and drain of a NMOS transistor. Optionally, a portion of the substrate 102 is further doped (with n-type dopants) to form a n-well 605. Portions of the n-well 605 are doped (with p-type dopants) to form the source and drain of an PMOS transistor. Alternatively, portions of the n-doped substrate are doped (with p-type dopants), without further doping the n-doped substrate with n-type dopants, to form the source and drain of an PMOS transistor.
The method includes epitaxially growing (702) one or more semiconductor structures over a substrate with one or more mask layers defining one or more regions that are not covered by the one or more mask layers over the substrate (e.g.,
In some embodiments, the one or more epitaxially grown semiconductor structures include (704) germanium. In some embodiments, the one or more epitaxially grown semiconductor structures consist of germanium. In some embodiments, the one or more epitaxially grown semiconductor structures include germanium, but they do not consist of germanium (e.g., the one or more epitaxially grown semiconductor structures also include a material that is not germanium).
In some embodiments, the one or more mask layers include (706) dielectric material (e.g., silicon dioxide, germanium dioxide, etc.).
In some embodiments, the one or more semiconductor structures are formed (708) in a single epitaxial growth process.
In some embodiments, the substrate includes (710) a plurality of semiconductor devices thereon (e.g., transistors as shown in
In some embodiments, the plurality of semiconductor devices is located (712) on the substrate below the one or more mask layers. In some embodiments, at least some of the plurality of semiconductor devices are at least partially embedded in the substrate.
In some embodiments, the substrate includes (714) a plurality of transistors thereon and a semiconductor structure of the one or more semiconductor structures is electrically coupled to a source or a drain of a transistor of the plurality of transistors (e.g.,
In some embodiments, the substrate includes thereon (716) a plurality of complementary metal-oxide semiconductor devices, including a p-type metal-oxide-semiconductor transistor and an n-type metal-oxide-semiconductor transistor (e.g.,
In some embodiments, the method further includes electrically coupling (718) a first semiconductor structure of the one or more semiconductor structures to a source or a drain of one of: the p-type metal-oxide-semiconductor transistor or the n-type metal-oxide-semiconductor transistor (e.g.,
In some embodiments, a semiconductor structure of the one or more semiconductor structures extends below a horizontal plane defined by a bottom of a semiconductor device of the plurality of semiconductor devices (e.g., the semiconductor structure 608 extends below a horizontal plane 618 defined by the bottom of a MOS transistor).
The method also includes forming (720) one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure (e.g.,
In some embodiments, the method includes foregoing (722) removing at least a portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure prior to forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure.
In some embodiments, the one or more filling layers include (724) a layer of polysilicon.
In some embodiments, forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure includes forming (726) at least one continuous filling layer over at least the first portion and the second portion of the respective epitaxially grown semiconductor structure and the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure (e.g.,
In some embodiments, the one or more semiconductor structures have (728) crystalline structures and the one or more filling layers have amorphous and/or poly-crystalline structures (e.g., the one or more semiconductor structures are crystalline germanium and the one or more filling layers are polysilicon).
The method further includes, subsequent to forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure, removing (730) at least a portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure (e.g.,
In some embodiments, removing at least the portion of the respective epitaxially grown semiconductor structure includes planarizing (732) at least the portion of the respective epitaxially grown semiconductor structure.
In some embodiments, method also includes, subsequent to removing at least the portion of the respective epitaxially grown semiconductor structure, removing (736) at least a portion of the one or more mask layers (e.g.,
In some embodiments, removing at least the portion of the one or more mask layers includes etching (738) at least the portion of the one or more mask layers.
In some embodiments, removing at least the portion of the one or more mask layers includes etching (740) the entire one or more mask layers (e.g.,
In some embodiments, the respective epitaxially grown semiconductor structure has, before at least the portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure is removed, a first distance (e.g., the distance d1 in
In accordance with some embodiments, a semiconductor device (e.g., the semiconductor device shown in
In accordance with some embodiments, a semiconductor device (e.g., the semiconductor device shown in
The foregoing description, for purpose of explanation, has been described with reference to specific embodiments. However, the illustrative discussions above are not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many modifications and variations are possible in view of the above teachings. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated.
The following clauses also describe some of the embodiments.
Clause 1. A method for obtaining a semiconductor island, the method comprising:
epitaxially growing one or more semiconductor structures over a substrate with one or more mask layers defining one or more regions that are not covered by the one or more mask layers over the substrate, wherein the one or more semiconductor structures are epitaxially grown over the one or more regions that are not covered by the one or more mask layers, a respective epitaxially grown semiconductor structure of the one or more epitaxially grown semiconductor structures including a first portion located adjacent to the one or more mask layers and a second portion located away from the one or more mask layers, the first portion of the respective epitaxially grown semiconductor structure having a height that is less than a height of a portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure, the second portion of the respective epitaxially grown semiconductor structure having a height that is equal to, or greater than, the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure;
forming one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure; and,
subsequent to forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure, removing at least a portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure.
Clause 2. The method of clause 1, including:
foregoing removing at least a portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure prior to forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure.
Clause 3. The method of clause 1 or 2, wherein:
the one or more epitaxially grown semiconductor structures include germanium.
Clause 4. The method of any of clauses 1-3, wherein:
the one or more mask layers include dielectric material.
Clause 5. The method of any of clauses 1-4, wherein:
the one or more filling layers include a layer of polysilicon.
Clause 6. The method of any of clauses 1-5, wherein:
forming the one or more filling layers over at least the first portion of the respective epitaxially grown semiconductor structure includes forming at least one continuous filling layer over at least the first portion and the second portion of the respective epitaxially grown semiconductor structure and the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure.
Clause 7. The method of any of clauses 1-6, wherein the one or more semiconductor structures are formed in a single epitaxial growth process.
Clause 8. The method of any of clauses 1-7, wherein:
removing at least the portion of the respective epitaxially grown semiconductor structure includes planarizing at least the portion of the respective epitaxially grown semiconductor structure.
Clause 9. The method of any of clauses 1-8, wherein the one or more semiconductor structures have crystalline structures and the one or more filling layers have amorphous and/or poly-crystalline structures.
Clause 10. The method of any of clauses 1-9, further comprising:
subsequent to removing at least the portion of the respective epitaxially grown semiconductor structure, removing at least a portion of the one or more mask layers.
Clause 11. The method of clause 10, wherein removing at least the portion of the one or more mask layers includes etching at least the portion of the one or more mask layers.
Clause 12. The method of clause 11, wherein removing at least the portion of the one or more mask layers includes etching the entire one or more mask layers.
Clause 13. The method of any of clauses 1-12, wherein the substrate includes a plurality of semiconductor devices thereon.
Clause 14. The method of clause 13, wherein the plurality of semiconductor devices is located on the substrate below the one or more mask layers.
Clause 15. The method of clause 13 or 14, wherein the substrate includes a plurality of transistors thereon and a semiconductor structure of the one or more semiconductor structures is electrically coupled to a source or a drain of a transistor of the plurality of transistors.
Clause 16. The method of any of clauses 13-15, wherein the substrate includes thereon a plurality of complementary metal-oxide semiconductor devices, including a p-type metal-oxide-semiconductor transistor and an n-type metal-oxide-semiconductor transistor.
Clause 17. The method of any of clauses 13-16, wherein:
a semiconductor structure of the one or more semiconductor structures extends below a horizontal plane defined by a bottom of a semiconductor device of the plurality of semiconductor devices.
Clause 18. The method of any of clauses 1-17, wherein:
the respective epitaxially grown semiconductor structure has, before at least the portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure is removed, a first distance to the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure along a plane located at the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure; and
the respective epitaxially grown semiconductor structure has, after at least the portion of the respective epitaxially grown semiconductor structure that is located above the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure is removed, a second distance to the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure along the plane located at the height of the portion of the one or more mask layers located adjacent to the first portion of the respective epitaxially grown semiconductor structure, the second distance being substantially identical to the first distance.
Clause 19. A semiconductor device, comprising:
a substrate;
one or more semiconductor layers defining one or more regions that are not covered by the one or more semiconductor layers over the substrate;
one or more semiconductor structures located over the one or more regions that are not covered by the one or more semiconductor layers, the one or more semiconductor structures including germanium, a respective semiconductor structure of the one or more semiconductor structures including a first portion located adjacent to the one or more semiconductor layers and a second portion located away from the one or more semiconductor layers, the first portion of the respective semiconductor structure having a height that is less than a height of a portion of the one or more semiconductor layers located adjacent to the first portion of the respective semiconductor structure, the second portion of the respective semiconductor structure having a height that is equal to, or greater than, the height of the portion of the one or more semiconductor layers located adjacent to the first portion of the respective semiconductor structure; and
one or more filling layers located over at least the first portion of the respective semiconductor structure.
Clause 20. The semiconductor device of clause 19, wherein:
the second portion of the respective semiconductor structure has a height that corresponds to the height of the portion of the one or more semiconductor layers located adjacent to the first portion of the respective semiconductor structure.
Clause 21. The semiconductor device of clause 19 or 20, wherein:
the one or more semiconductor layers include dielectric material.
Clause 22. The semiconductor device of any of clauses 19-21, wherein:
the one or more semiconductor layers include silicon.
Clause 23. The semiconductor device of any of clauses 19-22, wherein:
the one or more filling layers include a layer of polysilicon.
Clause 24. The semiconductor device of any of clauses 19-23, wherein:
the one or more filling layers include at least one continuous filling layer located over at least (i) the first portion and the second portion of the respective semiconductor structure and (ii) the portion of the one or more semiconductor layers located adjacent to the first portion of the respective semiconductor structure.
Clause 25. The semiconductor device of any of clauses 19-24, wherein the one or more semiconductor structures are formed in a single epitaxial growth process.
Clause 26. The semiconductor device of any of clauses 19-25, wherein the one or more semiconductor structures have crystalline structures and the one or more filling layers have amorphous and/or poly-crystalline structures.
Clause 27. The semiconductor device of any of clauses 19-26, wherein:
the one or more filling layers include at least one planarized surface.
Clause 28. The semiconductor device of any of clauses 19-27, wherein:
the one or more semiconductor layers have at least one planarized surface.
Clause 29. The semiconductor device of any of clauses 19-28, wherein:
the one or more semiconductor structures have at least one planarized surface.
Clause 30. The semiconductor device of any of clauses 19-29, wherein the substrate includes a plurality of semiconductor devices thereon.
Clause 31. The semiconductor device of clause 30, wherein the plurality of semiconductor devices is located on the substrate below the one or more semiconductor layers.
Clause 32. The semiconductor device of clause 30 or 31, wherein the substrate includes a plurality of transistors thereon and a semiconductor structure of the one or more semiconductor structures is electrically coupled to a source or a drain of a transistor of the plurality of transistors.
Clause 33. The semiconductor device of any of clauses 30-32, wherein the substrate includes thereon a plurality of complementary metal-oxide semiconductor devices, including a p-type metal-oxide-semiconductor transistor and an n-type metal-oxide-semiconductor transistor.
Clause 34. The semiconductor device of any of clauses 30-33, wherein:
a semiconductor structure of the one or more semiconductor structures extends below a horizontal plane defined by a bottom of a semiconductor device of the plurality of semiconductor devices.
Clause 35. The semiconductor device of any of clauses 19-34, wherein:
at least a portion of the one or more semiconductor layers, the first portion of the one or more semiconductor structures, and a portion of the one or more filling layers define a single continuous planarized surface.
Clause 36. A semiconductor device, comprising:
a substrate;
one or more first semiconductor structures located over the substrate, a respective first semiconductor structure of the one or more first semiconductor structures having a substantially flat top surface, a first substantially vertical side surface, and a first diagonal surface extending from the top surface to the first side surface, the first diagonal surface being non-parallel and non-perpendicular to the top surface and non-parallel and non-perpendicular to the first side surface; and
one or more second semiconductor structures, a respective second semiconductor structure of the one or more second semiconductor structures being located on the first diagonal surface of a corresponding first semiconductor structure of the one or more first semiconductor structures, the respective second semiconductor structure having a first side surface aligned with the first side surface of the corresponding first semiconductor structure and a top surface aligned with the top surface of the corresponding first semiconductor structure.
Clause 37. The semiconductor device of clause 36, wherein:
the respective first semiconductor structure has a second substantially vertical side surface that is distinct and separate from the first side surface, and a second diagonal surface that is distinct and separate from the first diagonal surface, the second diagonal surface extending form the top surface to the second side surface;
the one or more second semiconductor structures include a second semiconductor structure located on the second diagonal surface of the corresponding first semiconductor structure; and
the respective second semiconductor structure has a second side surface aligned with the second side surface of the corresponding first semiconductor structure and a top surface aligned with the top surface of the corresponding first semiconductor structure.
Clause 38. The semiconductor device of clause 37, wherein:
the respective first semiconductor structure, the respective second semiconductor structure located on the first diagonal surface, and the second semiconductor structure located on the second diagonal surface define a single continuous planarized surface.
Clause 39. The semiconductor device of any of clauses 36-38, further comprising:
one or more semiconductor layers.
Clause 40. The semiconductor device of clause 39, wherein:
the one or more semiconductor layers include dielectric material.
Clause 41. The semiconductor device of clause 39 or 40, wherein:
the one or more semiconductor layers include silicon.
Clause 42. The semiconductor device of any of clauses 39-41, wherein:
the one or more semiconductor layers have at least one planarized surface.
Clause 43. The semiconductor device of any of clauses 36-42, wherein:
the one or more second semiconductor structures include polysilicon.
Clause 44. The semiconductor device of any of clauses 36-43, wherein the one or more first semiconductor structures are formed in a single epitaxial growth process.
Clause 45. The semiconductor device of any of clauses 36-44, wherein the one or more first semiconductor structures have crystalline structures and the one or more filling layers have amorphous and/or poly-crystalline structures.
Clause 46. The semiconductor device of any of clauses 36-45, wherein:
the one or more second semiconductor structures include at least one planarized surface.
Clause 47. The semiconductor device of any of clauses 36-46, wherein:
the one or more first semiconductor structures have at least one planarized surface.
Clause 48. The semiconductor device of any of clauses 36-47, wherein the substrate includes a plurality of semiconductor devices thereon.
Clause 49. The semiconductor device of clause 48, wherein the plurality of semiconductor devices is located on the substrate at a level below the one or more first semiconductor structures.
Clause 50. The semiconductor device of clause 48 or 49, wherein the substrate includes a plurality of transistors thereon and a first semiconductor structure of the one or more first semiconductor structures is electrically coupled to a source or a drain of a transistor of the plurality of transistors.
Clause 51. The semiconductor device of any of clauses 48-50, wherein the substrate includes thereon a plurality of complementary metal-oxide semiconductor devices, including a p-type metal-oxide-semiconductor transistor and an n-type metal-oxide-semiconductor transistor.
Clause 52. The semiconductor device of any of clauses 48-51, wherein:
a first semiconductor structure of the one or more first semiconductor structures extends below a horizontal plane defined by a bottom of a semiconductor device of the plurality of semiconductor devices.
This work was partially supported by Korea Institute of Planning and Evaluation for Technology in Food, Agriculture, Forestry (IPET) through High Value-added Food Technology Development Program, funded by Ministry of Agriculture, Food and Rural Affairs (MAFRA) (award no. 117062-3), the Institute for Information & communications Technology Promotion (IITP), funded by the Korea government (MSIT) (award no. 2016-0-00080), and the U.S. National Science Foundation (NSF) Small Business Innovation Research (SBIR) (award no. 1534793). The governments have certain rights in the invention.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2018/060134 | 11/9/2018 | WO | 00 |
Number | Date | Country | |
---|---|---|---|
Parent | 16184984 | Nov 2018 | US |
Child | 17289205 | US |