Claims
- 1. A method of fabricating gallium nitride semiconductor structures comprising the steps of:
providing a substrate including a plurality of non-gallium nitride posts that define trenches therebetween, the non-gallium nitride posts including non-gallium nitride sidewalls and non-gallium nitride tops, and the trenches including non-gallium nitride floors; and growing gallium nitride on the non-gallium nitride posts, including on the non-gallium nitride tops.
- 2. A method according to claim 1 wherein the growing step comprises the steps of:
growing gallium nitride pyramids on the non-gallium nitride tops; and growing gallium nitride on the gallium nitride pyramids.
- 3. A method according to claim 2 wherein the step of growing gallium nitride pyramids comprises the step of simultaneously growing gallium nitride pyramids on the non-gallium nitride tops and on the non-gallium nitride floors.
- 4. A method according to claim 3 wherein the step of growing gallium nitride pyramids further comprises the step of simultaneously growing a conformal gallium nitride layer on the sidewalls, between the gallium nitride pyramids on the non-gallium nitride tops and on the non-gallium nitride floors.
- 5. A method according to claim 2 wherein the step of growing gallium nitride on the gallium nitride pyramids comprises the step of growing gallium nitride on the gallium nitride pyramids until the grown gallium nitride coalesces to form a continuous gallium nitride layer.
- 6. A method according to claim 5 wherein the step of growing gallium nitride on the gallium nitride pyramids further comprises the step of simultaneously filling the trenches with gallium nitride.
- 7. A method according to claim 2 wherein the step of growing gallium nitride pyramids is performed at a first temperature and wherein the step of growing gallium nitride on the gallium nitride pyramids is performed at a second temperature that is higher than the first temperature.
- 8. A method according to claim 7 wherein the step of growing gallium nitride pyramids and the step of growing gallium nitride on the gallium nitride pyramids are performed at same processing conditions other than temperature.
- 9. A method according to claim 1 wherein the growing step comprises the steps of:
first growing the gallium nitride at a first temperature; and then growing the gallium nitride at a second temperature that is higher than the first temperature.
- 10. A method according to claim 1 wherein the following step is performed between the steps of providing and growing:
forming a conformal buffer layer on the substrate including on the non-gallium nitride sidewalls, the non-gallium nitride tops and the non-gallium nitride floors.
- 11. A method according to claim 1 wherein the providing step comprises the steps of:
providing a non-gallium nitride substrate; and etching the non-gallium nitride substrate to define the plurality of non-gallium nitride posts and the trenches therebetween.
- 12. A method according to claim 9 wherein the first temperature is at most about 1000° C. and wherein the second temperature is at least about 1100° C.
- 13. A method according to claim 1 wherein the growing step comprises the step of masklessly growing gallium nitride on the non-gallium nitride posts, including on the non-gallium nitride tops.
- 14. A method according to claim 1 wherein the non-gallium nitride sidewalls expose a 11{overscore (2)}0 plane of the non-gallium nitride posts.
- 15. A method of fabricating gallium nitride semiconductor structures comprising the steps of:
providing a substrate including a plurality of non-gallium nitride posts that define trenches therebetween, the non-gallium nitride posts including non-gallium nitride sidewalls and non-gallium nitride tops, and the trenches including non-gallium nitride floors; growing gallium nitride on the substrate at a first temperature; and then continuing growing gallium nitride on the substrate at a second temperature that is higher than the first temperature.
- 16. A method according to claim 15 wherein the first temperature is at most about 1000° C. and wherein the second temperature is at least about 1100° C.
- 17. A method according to claim 15 wherein the step of continuing growing comprises the step of continuing growing gallium nitride on the substrate at the second temperature until the gallium nitride forms a continuous gallium nitride layer on the substrate.
- 18. A method according to claim 15 wherein the step of growing gallium nitride and the step of continuing growing gallium nitride are performed at same processing conditions other than temperature.
- 19. A method according to claim 15 wherein the following step is performed between the steps of providing and growing:
forming a conformal buffer layer on the substrate including on the non-gallium nitride sidewalls, the non-gallium nitride tops and the non-gallium nitride floors.
- 20. A method according to claim 15 wherein the providing step comprises the steps of:
providing a non-gallium nitride substrate; and etching the non-gallium nitride substrate to define the plurality of non-gallium nitride posts and the trenches therebetween.
- 21. A method according to claim 15 wherein the growing and continuing growing steps comprise the steps of masklessly growing gallium nitride and masklessly continuing growing gallium nitride.
- 22. A method according to claim 1 wherein the non-gallium nitride sidewalls expose a 11{overscore (2)}0 plane of the non-gallium nitride posts.
- 23. A method of fabricating semiconductor structures comprising the steps of:
providing a substrate comprising a first material, the substrate including a plurality of posts that comprise the first material and that define trenches therebetween, the posts including sidewalls and tops that comprise the first material, and the trenches including floors that comprise the first material; and growing a second semiconductor material on the posts, including on the tops that comprise the first material.
- 24. A method according to claim 23 wherein the growing step comprises the steps of:
growing pyramids of the second semiconductor material on the tops; and growing the second semiconductor material on the pyramids.
- 25. A method according to claim 24 wherein the step of growing the second semiconductor material on the pyramids comprises the step of growing the second semiconductor material on the pyramids until the grown second semiconductor material coalesces to form a continuous layer of the second semiconductor material.
- 26. A method according to claim 23 wherein the following step is performed between the steps of providing and growing:
forming a conformal buffer layer on the substrate including on the sidewalls, the tops and the floors.
- 27. A method according to claim 23 wherein the growing step comprises the step of masklessly growing the second semiconductor structure material on the posts, including on the tops that comprise the first material.
- 28. A method according to claim 23 wherein the sidewalls expose a 11{overscore (2)}0 plane of the first material.
- 29. A gallium nitride semiconductor structure comprising:
a substrate including a plurality of non-gallium nitride posts that define trenches therebetween, the non-gallium nitride posts including non-gallium nitride sidewalls and non-gallium nitride tops, and the trenches including non-gallium nitride floors; and a gallium nitride layer on the non-gallium nitride posts including on the non-gallium nitride tops.
- 30. A structure according to claim 29 wherein the gallium nitride layer comprises gallium nitride pyramids on the non-gallium nitride tops.
- 31. A structure according to claim 30 wherein the gallium nitride layer further comprises gallium nitride regions on the gallium nitride pyramids.
- 32. A structure according to claim 30 wherein the gallium nitride layer further comprises second gallium nitride pyramids on the non-gallium nitride floors.
- 33. A structure according to claim 32 wherein the gallium nitride layer further comprises a conformal gallium nitride layer on the sidewalls, between the gallium nitride pyramids and the second gallium nitride pyramids.
- 34. A structure according to claim 31 wherein the gallium nitride regions form a continuous gallium nitride layer.
- 35. A structure according to claim 30 wherein the gallium nitride layer fills the trenches.
- 36. A structure according to claim 29 further comprising:
a conformal buffer layer on the substrate including on the non-gallium nitride sidewalls, the non-gallium nitride tops and the non-gallium nitride floors, wherein the gallium nitride layer is on the conformal buffer layer opposite the substrate.
- 37. A structure according to claim 29 wherein the structure is free of masking layers therein.
- 38. A structure according to claim 29 wherein the non-gallium nitride sidewalls expose a 11{overscore (2)}0 plane of the non-gallium nitride posts.
- 39. A semiconductor structure comprising:
a substrate comprising a first material, the substrate including a plurality of posts that comprise the first material and that define trenches therebetween, the posts including sidewalls and tops that comprise the first material, and the trenches including floors that comprise the first material; and a layer of second semiconductor material on the posts including on the tops that comprise the first material.
- 40. A structure according to claim 39 wherein the layer of second semiconductor material comprises pyramids of the second semiconductor material on the tops.
- 41. A structure according to claim 40 wherein the layer of second semiconductor material further comprises regions of the second material on the pyramids.
- 42. A structure according to claim 40 wherein the layer of second semiconductor material further comprises second pyramids of the second material on the floors.
- 43. A structure according to claim 42 wherein the layer of second semiconductor material further comprises a conformal layer of the second semiconductor material on the sidewalls, between the pyramids and the second pyramids.
- 44. A structure according to claim 41 wherein the regions of the second semiconductor material form a continuous layer of the second semiconductor material.
- 45. A structure according to claim 39 wherein the layer of second semiconductor material fills the trenches.
- 46. A structure according to claim 39 further comprising:
a conformal buffer layer on the substrate including on the sidewalls, the tops and the floors, wherein the layer of the second semiconductor material is on the conformal buffer layer opposite the substrate.
- 47. A structure according to claim 39 wherein the structure is free of masking layers therein.
- 48. A structure according to claim 39 wherein the sidewalls expose a 11{overscore (2)}0 plane of the first material.
FEDERALLY SPONSORED RESEARCH
[0001] This invention was made with Government support under Office of Naval Research Contract Nos. N00014-96-1-0765, N00014-98-1-0384, and N00014-98-1-0654. The Government may have certain rights to this invention.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09501051 |
Feb 2000 |
US |
Child |
10115354 |
Apr 2002 |
US |