Claims
- 1. A method of forming a field effect transistor comprising:providing a substrate comprising a first conductivity type; forming a masking layer over the substrate; forming an opening through the masking layer, the opening comprising a pair of sidewalls and defining a substrate area within which a transistor channel region is to be formed; providing halo doping impurity through the opening and into the substrate, the halo doping impurity comprising the first conductivity type and having portions which extend outwardly of the substrate area within which the channel region is to be formed; providing a doping impurity type into the substrate opposite from the first conductivity type and defining at least a portion of the channel region; forming sidewall spacers over the opening's sidewalls after providing the halo doping impurity; and forming a transistor gate within the opening and over the channel region and source/drain diffusion regions laterally proximate the channel region.
- 2. The method of claim 1 further comprising forming the sidewall spacers prior to providing the doping impurity type into the substrate which is opposite from the first conductivity type.
- 3. The method of claim 1, wherein providing the substrate comprising the first conductivity type comprises providing a n-type substrate.
- 4. The method of claim 3 further comprising providing lightly doped drain n-type impurity through the opening, and having portions which extend outwardly of the substrate area within which the channel region is to be formed.
- 5. The method of claim 1, wherein forming the masking layer comprises forming a doped polysilicon layer.
- 6. The method of claim 5 further comprising removing portions of the doped polysilicon layer and outdiffusing dopant from unremoved portions of the doped polysilicon layer to form the source/drain diffusion regions.
- 7. The method of claim 1, wherein providing halo doping impurity through the opening comprises conducting an angled implant.
- 8. A method of forming a field effect transistor comprising:providing a substrate comprising a first conductivity type; forming a masking layer over the substrate; forming an opening through the masking layer, the opening comprising a pair of sidewalls and defining a substrate area within which a transistor channel region is to be formed; providing halo doping impurity through the opening and into the substrate, the halo doping impurity comprising the first conductivity type and having portions which extend outwardly of the substrate area within which the channel region is to be formed; providing a doping impurity type into the substrate opposite from the first conductivity type, said doping impurity type defining at least a portion of the channel region; and forming sidewall spacers over the opening's sidewalls after providing the halo doping impurity.
- 9. The method of claim 8 further comprising forming the sidewall spacers prior to providing the doping impurity type into the substrate which is opposite from the first conductivity type.
- 10. The method of claim 8, wherein the first conductivity type is n-type.
- 11. The method of claim 10 further comprising providing lightly doped drain n-type impurity through the opening, and having portions which extend outwardly of the substrate area within which the channel region is to be formed.
- 12. The method of claim 8, wherein the masking layer comprises a doped polysilicon layer.
- 13. The method of claim 12 further comprising removing portions of the doped polysilicon layer and outdiffusing dopant from unremoved portions of the doped polysilicon layer to form source/drain diffusion regions.
- 14. The method of claim 8, further comprising forming a transistor gate within the opening and over the channel region and source/drain diffusion regions laterally proximate the channel region.
- 15. The method of claim 8, wherein providing halo doping impurity through the opening comprises conducting an angled implant.
RELATED PATENT DATA
This is a divisional application of U.S. patent application Ser. No. 08/968,085, filed Nov. 12, 1997, now U.S. Pat. No. 6,025,232, entitled “Methods of Forming Field Effect Transistors and Related Field Effect Transistor Constructions”, naming Zhiqiang Wu and Paul Hatab as inventors, and which is incorporated by reference.
US Referenced Citations (43)
Foreign Referenced Citations (1)
Number |
Date |
Country |
9-135022 |
May 1997 |
JP |
Non-Patent Literature Citations (3)
Entry |
Silicon Processing For The VLSI Era; vol. 3: The Submicron Mosfet; Stanley Wolf, Ph.D,; 1986; pp. 290, 309-311. |
Wolf et al., Silicon Processing for the VLSI Era : vol. 1—Processing Technology; Lattice Press 1986, p. 323. |
Wolf, S., Silicon Processing for the VLSI Era, vol. 3 -The Submicron MOSFET, Lattice Press ©1995, pp. 232-242. |