The present invention relates to improvements in miniature electrical circuits and inductors and transformers and methods of manufacturing these devices.
One aspect of the invention is a high yield process for manufacturing improved miniature circuits, inductors and transformers having high functional reliability. In particular, the process fabricates two or more independent and isolated conductors in the same via holes. Aspects of this embodiment include closely spacing while maintaining a high voltage barrier between the conductors and providing interconnect reliability.
For inductive embodiments, the two or more independent conductors are advantageously fabricated on the wall of a hole either in or proximate to a ferrite member embedded in a cavity in a printed circuit board or flexible circuit. Embodiments include holes located in a ferrite plate and holes located around a ferrite toroid. These conductors function as windings of an inductor or transformer.
In another embodiment, the two or more independent conductors are formed on the wall of vias in circuit board or flexible circuits to interconnect circuits and circuit elements located on opposite sides of the printed circuit board or flexible circuit.
Extremely miniature devices are constructed by providing an extremely thin but very high dielectric film between plural plated through hole conductors in each via. In addition, further miniaturization is provided by utilizing printed circuits over the entire surface of the support panel and locating surface mounted components over the magnetic members embedded within the support panel.
The miniaturization achieved by the circuits and processes enable, for example, very small and lightweight power supplies for laptop computers, digital cameras, portable audio and T.V. devices, and cell phones.
The improved inductor and circuit configurations enable efficient and repeatable manufacture of miniature circuits and miniature inductors and transformers having high voltage, high current capabilities, as well as high tolerance to physical stress.
The process for manufacturing one embodiment of inductive component devices is illustrated in
Following the cavity preparation, one or more prepreg toroidal rings 60 are seated onto the bottom of each of the formed toroidal openings 50 as shown in
Ferrite toroids 62 (shown in
The lay-up of the prepreg rings 60, ferrite toroids 62 and lay-up prepreg 63 and copper foil 70 is illustrated in
As illustrated in
In this lamination step and the lamination steps described below, the materials used are selected to provide the desired physical properties for the finished circuitry. These properties are commonly referred to as peel strengths and bond strengths. The preferred materials for laminating are: Medium or High Tg epoxy prepregs from LG, Isola, Polyclad or Arisawa.
Through holes (vias) 80 and 81 are then respectively drilled through the laminated subassembly panel 85 around the outside and inside of ferrite toroids using conventional drilling equipment. These via holes are typically 12 to 50 mils in diameter. As described below, these through holes or vias 80 and 81 (shown in
After drilling, the laminated panel 85 is advantageously plasma etched to clean the drilled holes. This step is advantageously followed by a glass etch to remove spurious glass particles from the holes 80, 81 or roughen the glass fibre for adhesion of the copper plating followed by chemically cleaning the vias 80, 81 and the top and bottom surfaces of the exposed copper sheets 58 and 70.
A conventional process is then used to chemically coat the inside surface of all of the through holes 80, 81. In one embodiment, the SHADOW process is utilized. Other processes include an electroles copper deposition and DMSE/HDI process. An article describing the process entitled “The Reliability of PTH Printed Wiring Boards Manufactured With a Graphite-Based Direct Metallization Process” is included with this application as Appendix A.
Following this application of the chemical coating, the subassembly 85 is copper plated. The plated copper 90 is shown in
Printed circuits 100, 101 (shown in
The top and bottom surfaces are then chemically cleaned. The component assembly is then vacuum baked to remove any remaining moisture.
The component assembly is then prepared for an additional copper layer and an additional plated via insulated from but fabricated over the first copper layers. An insulating coating is used to separate the multiple layers of circuitry and plated vias. Epoxy, polymer, liquid polyamide and other materials may be used. However, parylene coating has been discovered to be particularly advantageous for forming these insulating layers. Parylene is an organic coating with an inert surface. In one embodiment, in preparation for the parylene coating, an adhesive promotor such as a very thin Silane, Carboxyl or Silane and Carboxyl layer 110 (shown in
The parylene is then vacuum deposited over the entire subassembly to leave, as illustrated in
The parylene coating process is further described in the publication entitled “Parylene Conformal Coatings Specifications and Properties,” published by Specialty Coating Systems, Indianapolis, Ind. and attached as Appendix B to this application. This parylene coating is pinhole free and has a high dielectric strength with very thin coatings providing very high voltage breakdown values. By way of specific example, parylene coatings formed of Parylene C with thicknesses of 0.0005 mil to 0.001 mil provide a voltage breakdown guard band of about 5600 volts per mil of thickness. Parylene C has a dielectric constant of about 2.28.
Nova HT Parylene described in Appendix C to this application provides an even higher dielectric constant of about 3.15 and provides a voltage breakdown of about 750volts per micron of thickness. As a result, very thin coatings, e.g. 10 to 15 microns provides a breakdown voltage barrier in the range of 7500 volts or higher.
A parylene coated subassembly is shown in
The thickness of the deposited parylene layers 115, 116 and 117 is determined by several factors including physical size of the manufactured inductor or transformer, physical size of the through hole openings 80, 81, the number of insulated plated through hole conductors to be formed in a through hole, and the power rating of the manufactured product. For the miniature inductors and transformers described below, the thickness of the parylene layer will be in the range of about 0.5 mil to 3 mils. (0.0005 to 0.003 inches), and the breakdown guard band will be in the range of about 5600 to 15,000volts per mil of thickness of the parylene layers.
The extremely thin parylene provides a high dielectric coating between the copper plated through holes and enables plural such through hole conductors to be formed in a very small through hole opening. A further aspect of the these coatings that enables multiple conductors through a single very small via is that the vacuum deposited parylene provides a substantially uniform thickness coating that closely follows the contour of the underlying copper plate. As a result, the parylene does not, of itself, cause an unpredictable build up of thickness in the plated through hole. The diameter of the through holes will typically be determined by the thickness of the support panel 56 and the number of plated, through holes to be formed in each through hole. The panel thickness is typically in the range of about 62 mil to 15 mil. Typically the hole size will range from about 12 mil to 50 mil. For a panel 90 mil thick, a hole size of about 22 mil diameter will typically be used to form two plated through holes within this through hole and a hole size of about 40 mil diameter will be selected to form four plated through holes. For a thicker panel 0.125 mil thick, a hole size of about 28 mil would typically be used to form two plated through holes and a hole size of about 40 to 60 mil will typically be used to form four plated through holes.
While having excellent dielectric insulative properties, the surface of the deposited parylene will not bond or adhere to plated copper. It has been discovered, however, that a suitable adhesive promoter is accomplished by adding a positively charged moiety to the backbone of the parylene compound. This is advantageously accomplished by using the plasma enhanced chemical vapor deposition (PECVD) process. In one embodiment, the process is a Carboxl or Silane gas phase chemical reactions at low pressures (10 to 500 mT), voltages typically in the range of about 200 to 700 volts, currents typically in the range of about 3 to 7 amp and power in the range of about 6V to 2000 watts. The resulting surface (indicated at 120 in
Formation of third and fourth layers of circuitry begins with drilling hole openings 122, 123 in adhesive sheets 125, 126 before these sheets are positioned onto the assembly. These openings 122, 123 are drilled to register over the first and second layer circuitry openings 80, 81. As shown in
Copper foils 130, 131 are then laminated to the subassembly at high temperature and pressure to form a four copper layer assembly shown in
Using the well known techniques of printed circuitry, via holes 135, 136, 137, and 138 (shown in
The surfaces of copper foils 130, 131 are now chemically coated using the SHADOW process. Following the application of a chemical coating using the SHADOW process, the subassembly is again copper plated. The plated copper 145 is shown in
Third and fourth printed circuits 150, 151 are then fabricated using the top and bottom layers of plated copper foils 130, 131. These circuits are advantageously formed by vacuum laminating a dry photographically developable film over the top and bottom surfaces of the plated copper. Using standard well known techniques of printed circuitry, these third and fourth layers of circuitry are fabricated by using the dry film to mask the desired circuitry. The exposed (unmasked) copper is then etched from both top and bottom surfaces of the component assembly. The remaining dry film mask is then stripped from those top and bottom surfaces. The remaining copper forms the desired third layer of circuitry 150 on the top surface, the fourth layer of circuitry 151 on the bottom surface, and the circuitry connections between layers 150, 151 provided by the copper plated via holes 140.
The top and bottom surfaces are then chemically cleaned. The component assembly is then vacuum baked to remove any remaining surface chemicals.
Additional fifth and sixth layers of circuitry 160, 161 are fabricated over the third and fourth layers. In the embodiment shown in
The assembly described above and shown in
By way of specific example,
In the foregoing embodiment, ferrite toroids are used to form inductors and transformers in the plane of the circuit board or flexible circuit. It will be understood that other types of magnetic or ferrite configurations may be utilized, such as oval shaped toroidal ferrite structures and ferrite slabs having various geometric configurations or other magnetic materials. In other embodiments, the through hole conductors are formed by processes other than copper plating, instead utilizing, for example, conductive pastes. In addition, the plural plated through holes insulated from each other may be formed directly through the magnetic material. Construction of such another embodiment of the invention is shown in
As shown in
Ferrite plates 210 are respectively embedded within the openings 200, as shown in
The ferrite plate 210 is shown in cross-section in
Copper foils 225, 226 are then respectively laminated to the top and bottom surfaces of the ferrite plate 210 using an epoxy prepreg 230 or other suitable adhesive to affix the foil to the ferrite plate. Depending upon the ultimate application of the inductive component, the copper foil will typically also cover all or part of the support panel 205. In this lamination step and the lamination steps described below, the materials used are selected to provide the desired physical properties for the finished circuitry. These properties are commonly referred to as peel strengths and bond strengths. The preferred materials for laminating are: Crystal, B-1000, R1500 from Rogers Corp., Pyralux FB from Dupont, Calif. 338, CA 333, E33 from Shin-Etsu, AY50KA, CY2535KA, CVK2,530130, SAU, SPC, SPA from Arisawa, and Medium or High Tg epoxy prepregs from Isola.
Through holes or vias 215 in the ferrite plates 210 (shown in
After drilling, the laminated panels are advantageously plasma etched to clean the drilled holes. This step is advantageously followed by a glass etch to remove spurious glass particles from the holes 215 followed by chemically cleaning the top and bottom surfaces of the exposed copper.
A conventional process is then used to chemically coat (shown at 245) the top and bottom surfaces of the copper foil in preparation of copper plating these top and bottom surfaces as well as the inside surface of all of the through holes 215. This process is commonly referred to as the SHADOW process. An article describing the process entitled “The Reliability of PTH Printed Wiring Boards Manufactured With a Graphite-Based Direct Metallization Process” is included with this application as Appendix A.
Following the application of the chemical coating 245 using the SHADOW process, the subassembly is copper plated. The plated copper is shown in
Printed circuits are then fabricated using the top and bottom layers of copper laminate and plated copper. These circuits are advantageously formed by vacuum laminating a dry photographically developable film over the surfaces of the plated copper on the top and bottom of the subassembly.
Using standard techniques of printed circuitry, first and second layers of circuitry are fabricated by using the dry film to mask the desired circuitry. The unmasked copper is then etched from both top and bottom surfaces of the component assembly. The remaining dry film mask is then stripped from those top and bottom surfaces. The remaining copper forms a first layer of circuitry 250 on the top surface, as shown in
The top and bottom surfaces are then chemically cleaned. The component assembly is then vacuum baked to remove any remaining surface chemicals or moisture.
The component assembly is then prepared for an additional copper layer and an additional plated via insulated from but fabricated over the first copper layers. An insulating coating is used to separate the multiple layers of circuitry and plated vias. Epoxy, parylene, liquid polymide and other materials may be used. However, as described above, parylene coating has been discovered to be particularly advantageous for forming these insulating layers. In this process, the parylene is vacuum deposited over the entire subassembly to leave, as illustrated in
In preparation for parylene coating, a very thin Silane and/or Carboxyl layer is deposited on the subassembly using a PECVD process (Plasma Enhanced Chemical Vapor Deposition).
The parylene coating process is further described in the publication entitled “Parylene Conformal Coatings Specifications and Properties,” published by Specialty Coating Systems, Indianapolis, Ind. and attached as Appendix B to this application. This parylene coating is pinhole free and has a high dielectric strength with very thin coatings providing very high voltage breakdown values. By way of specific example, parylene coatings formed of Parylene C with thicknesses of 0.0005 mil to 0.001 mil provide a voltage breakdown guard band of about 5600 volts per mil of thickness. Parylene C has a dielectric constant of about 2.28.
Nova HT Parylene described in Appendix C to this application provides an even higher dielectric constant of about 3.15 and provides a voltage breakdown of about 750 volts per micron of thickness. As a result, very thin coatings, e.g., 10 to 15 microns provides a breakdown voltage barrier in the range of 7500 volts or higher.
One embodiment of the parylene coated subassembly is shown in
Following application of the parylene coating, this subassembly is plasma burned in preparation for additional layers of circuitry over in the top circuit layers and bottom layer 250, 251.
Formation of third and fourth layers of circuitry begins with drilling hole openings in copper foil sheets 280, 281 that will register over the circuitry openings shown in
Copper foils 280, 281 are then laminated to the subassembly at high temperature and pressure to form a four copper layer assembly with the third layer 280 and the fourth layer 281, respectively, insulated from the circuitry layers 2 by the respective parylene coating layers 270, 271.
The surfaces of copper foils 280, 281 are now chemically coated using the SHADOW process. Following the application of a chemical coating using the SHADOW process, the subassembly is again copper plated. The plated copper is shown in
Third and fourth printed circuits are then fabricated using the top and bottom layers of plated copper foils 280, 281. These circuits are advantageously formed by vacuum laminating a dry photographically developable film over the top and bottom surfaces 280, 281 of the plated copper.
Using the well known conventional techniques of printed circuitry, these third and fourth layers of circuitry are fabricated by using the dry film to mask the desired circuitry. The exposed, i.e., unmasked copper is then etched from both top and bottom surfaces of the component assembly. The remaining dry film mask is then stripped from those top and bottom surfaces. The remaining copper forms the desired third layer of circuitry on the top surface, the fourth layer of circuitry on the bottom surface, and the circuitry connections between the third and fourth layers connected to the copper plated via holes 300.
The top and bottom surfaces are then chemically cleaned. The component assembly is then vacuum baked to remove any remaining surface chemicals.
Additional through hole connection holes may now be selectively drilled through the respective copper sheets and panel 205 to enable, for example, through hole connections for the circuit elements located over the ferrite plate 210.
Additional fifth and sixth layers of circuitry 305, 306 are fabricated over the third and fourth layers. In the embodiment shown in
The assembly described above and shown in
The plated through holes and printed circuitry may also be used to construct other embodiments of inductors and transformers. Examples are Cell Core transformers also described in the pending application, Appendix E.
The processes described above can be used to produce multiple independent through holes in ferrite and other materials such as printed circuit board and flex. Thus, additional layers of copper foil and copper plate advantageously insulated by a parylene coating allows additional independent plated conductors in a single via.
In other embodiments, a third or fourth plated conductive through hole each insulated by a layer of parylene, are constructed in the manner described above to provide, for example, additional turns around the ferrite core or additional through hole connectors for circuitry on the support panel.
Another embodiment is shown in
Following a parylene coating as described above, a third printed circuit is formed in its top surface and a fourth printed circuit is formed on its bottom surface of the sub-assembly as shown in
Printed circuits 300, 310 and plated through holes 295, 296 from another set of windings for the inductor. Printed circuits 305, 315 and plated through holes 297, 298 form the secondary winding of the transformer. In this example show, the transformer is a step-down transformer having 32 primary windings and 4 secondary windings to provide an 8to 1 turns ratio transformer.
A fifth printed circuit 325 is formed over the top surface of the top subassembly the third printed circuit layer as shown in
The above presents a description of the best mode contemplated for the components and methods of manufacturing said in such full, clear, concise and exact terms as to enable any person skilled in the art to which it pertains to produce these components and practice these methods. These components and methods are, however, susceptible to modifications that are fully equivalent to the embodiment discussed above. Consequently, these components and methods are not limited to the particular embodiment disclosed. On the contrary, these apparatuses and methods cover all modifications coming within the spirit and scope of the present invention.
This application is a divisional of U.S. application Ser. No. 11/296,579, filed Dec. 7, 2005, now U.S. Pat. No. 7,271,697, which claims the benefit of U.S. Provisional Application No. 60/633,742 filed Dec. 7, 2004 the entire contents of which is expressly incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3372358 | Roy et al. | Mar 1968 | A |
3583066 | Carbonel | Jun 1971 | A |
3673680 | Tanaka et al. | Jul 1972 | A |
3684991 | Trump et al. | Aug 1972 | A |
3898595 | Launt | Aug 1975 | A |
4253231 | Nouet | Mar 1981 | A |
4383235 | Layton et al. | May 1983 | A |
4525246 | Needham | Jun 1985 | A |
4547705 | Hirayama et al. | Oct 1985 | A |
4622627 | Rodriguez et al. | Nov 1986 | A |
4665357 | Herbert | May 1987 | A |
4901048 | Williamson | Feb 1990 | A |
5055816 | Altman et al. | Oct 1991 | A |
5070317 | Bhagat | Dec 1991 | A |
5126714 | Johnson | Jun 1992 | A |
5160579 | Larson | Nov 1992 | A |
5257000 | Billings et al. | Oct 1993 | A |
5300911 | Walters | Apr 1994 | A |
5392020 | Chang | Feb 1995 | A |
5487214 | Walters | Jan 1996 | A |
5502893 | Endoh et al. | Apr 1996 | A |
5514337 | Groger et al. | May 1996 | A |
5532667 | Gonzalez et al. | Jul 1996 | A |
5576052 | Arledge et al. | Nov 1996 | A |
5626736 | Florio et al. | May 1997 | A |
5781091 | Krone et al. | Jul 1998 | A |
5802702 | Fleming et al. | Sep 1998 | A |
5877669 | Choi | Mar 1999 | A |
5898991 | Fogel et al. | May 1999 | A |
5942965 | Kitamura et al. | Aug 1999 | A |
5959846 | Noguchi et al. | Sep 1999 | A |
5996214 | Bell | Dec 1999 | A |
6040753 | Bicknell et al. | Mar 2000 | A |
6148500 | Krone et al. | Nov 2000 | A |
6211767 | Jitaru | Apr 2001 | B1 |
6222733 | Gammenthaler | Apr 2001 | B1 |
6262463 | Miu et al. | Jul 2001 | B1 |
6270375 | Cox et al. | Aug 2001 | B1 |
6278354 | Booth | Aug 2001 | B1 |
6329606 | Freyman et al. | Dec 2001 | B1 |
6383033 | Politsky et al. | May 2002 | B1 |
6537608 | Miller et al. | Mar 2003 | B2 |
6593836 | Lafleur et al. | Jul 2003 | B1 |
6820321 | Harding | Nov 2004 | B2 |
6990729 | Pleskach et al. | Jan 2006 | B2 |
7196607 | Pleskach et al. | Mar 2007 | B2 |
7253711 | Pleskach et al. | Aug 2007 | B2 |
7271697 | Whittaker et al. | Sep 2007 | B2 |
7304558 | Pleskach et al. | Dec 2007 | B1 |
7375611 | Pleskach et al. | May 2008 | B1 |
20040135662 | Harding | Jul 2004 | A1 |
20050034297 | Harding | Feb 2005 | A1 |
20050093672 | Harding | May 2005 | A1 |
Number | Date | Country |
---|---|---|
4301570 | Jul 1993 | DE |
19639881 | Apr 1998 | DE |
0033441 | Aug 1981 | EP |
0262329 | Apr 1988 | EP |
0512718 | Nov 1992 | EP |
0756298 | Jan 1997 | EP |
0880150 | Nov 1998 | EP |
0936639 | Aug 1999 | EP |
03 276604 | Dec 1991 | JP |
07 022241 | Jan 1995 | JP |
09 083104 | Mar 1997 | JP |
09 186041 | Jul 1997 | JP |
363228604 | Jul 1997 | JP |
10 116746 | May 1998 | JP |
11 040915 | Feb 1999 | JP |
11 243016 | Sep 1999 | JP |
11 312619 | Nov 1999 | JP |
2000 182851 | Jun 2000 | JP |
432412 | May 2001 | TW |
WO 9843258 | Oct 1998 | WO |
WO 0232198 | Apr 2002 | WO |
WO 0232198 | Apr 2002 | WO |
WO 2004025671 | Mar 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20080017404 A1 | Jan 2008 | US |
Number | Date | Country | |
---|---|---|---|
60633742 | Dec 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11296579 | Dec 2005 | US |
Child | 11895447 | US |