1. Field of the invention
The present invention relates to circuit boards, and, more specifically, to circuit boards for use in high-speed data applications.
2. Discussion of the Background
In recent years, accompanying the improvement in the processing power of computer and communications equipment, there has been an increasing demand for, among other things, circuit boards capable of high-speed data transmission.
Conventional high-speed, multi-layered circuit boards include vias (e.g., plated through holes or other vias) designed to electrically connect a compliant pin of an electrical connector to a transmission line (e.g., a signal trace) disposed between two internal layers of the circuit board. That is, in the conventional approach, the via that is used as the compliant pin interface is also used for electrical routing through the circuit board.
We have discovered that the above described conventional circuit board design greatly impairs the integrity of the transmission path. What is desired, therefore, are circuit board that overcome this and other disadvantages of conventional circuit boards.
Accordingly, the present invention provides a circuit board design that overcomes disadvantages of conventional circuit board designs. In one aspect, the present invention provides a multilayered circuit board that can be used in, among other things, high-density and high-speed electronic applications.
A circuit board according to an embodiment of the present invention includes: a first complaint pin via for receiving a first compliant pin of a connector, the first compliant pin via extending through a first dielectric layer of the circuit board; a second complaint pin via for receiving a second compliant pin, the second compliant pin via extending through the first dielectric layer; a first signal via electrically connected to a first transmission line disposed between a second and third dielectric layer of the circuit board, wherein the second dielectric layer is below the first dielectric layer and the third dielectric layer is below the second dielectric layer; a second signal via electrically connected to a second transmission line disposed between the second and third dielectric layers; a first link trace electrically connecting the first compliant pin via to the first signal via, the first link trace being disposed between the first and second dielectric layers; and a second link trace electrically connecting the second compliant pin via to the second signal via, the second link trace also being disposed between the first and second dielectric layers.
The first and second link traces may be disposed on a top surface of the second dielectric layer and the first and second transmission lines may each comprise a strip of electrically conducting material that are disposed on the third dielectric layer.
In some embodiments, a longitudinal axis of the first compliant pin via and a longitudinal axis of the second compliant pin via lie on a first plane, and a longitudinal axis of the first signal via and a longitudinal axis of the second signal via lie on a second plane, wherein the second plane is spaced apart from the first plane and is parallel with the first plane. Advantageously, the second plane may be spaced apart from the first plane by a distance, wherein the distance is less than a length of the first link trace and less than a length of the second link trace. Preferably, the length of the first link trace is equal to the length of the second link trace.
Also, in some embodiments, the circuit board may include a conducting layer disposed on top of the first dielectric layer, wherein the first and second complaint pin vias extend through the conducting layer and are isolated therefrom by an anitpad. The circuit board may also include a conducting layer disposed between the second dielectric layer and the third dielectric layer, in which case there is preferably a fourth dielectric layer disposed between the conducting layer and the third dielectric layer.
Advantageously, in some embodiments, the distance between the first and second compliant pin vias is less than the distance between the first and second signal vias.
The above and other features and advantages of the present invention, as well as the structure and operation of preferred embodiments of the present invention, are described in detail below with reference to the accompanying drawings.
The accompanying drawings, which are incorporated herein and form part of the specification, help illustrate various embodiments of the present invention and, together with the description, further serve to explain the principles of the invention and to enable a person skilled in the pertinent art to make and use the invention. In the drawings, like reference numbers indicate identical or functionally similar elements. Additionally, the left-most digit(s) of a reference number identifies the drawing in which the reference number first appears.
FIGS. 3A-C are a views of the circuit board, according to one embodiment, with layers removed so that the connections among compliant pin vias, signal vias, link traces and transmission lines can be more easily seen.
The present invention provides a multilayered circuit board for use in high-speed data applications.
As shown in
In one embodiment, circuit board 100 is designed to be used to transmit differential signals. Accordingly, in one embodiment, each compliant pin via is paired with another compliant pin via to form a differential via pair. For example, compliant pin vias 114a&b form a differential via pair.
Referring back to
Link trace 180a functions to electrically connect compliant pin via 114a to a signal via 116a. Similarly, link trace 180b functions to electrically connect compliant pin via 114a to a signal via 116a. Signal vias 116 extend through one or more layers of circuit board 100. As shown in the embodiment illustrated in
In some embodiments, the length of the compliant pin vias is shorter than the length of the signal vias. For example in some embodiments, the length of the compliant pin vias generally ranges between 0.02 and 0.06 inches, whereas the length of the signal vias generally ranges between 0.03 and 0.07 inches.
Referring now to FIGS. 3A-D, FIGS. 3A-D are views of circuit board 100 with layers 101-110 removed so that the connections and relationships among compliant pin vias 114, signal vias 118, link traces 180 and transmission lines 150 can be more easily seen.
Referring now to
In some embodiments, as shown in
Additionally, it is preferred that the distance between compliant pin vias 114a&b be less than the distance between signal vias 116a&b, as shown in
Referring now to
Referring now to
Preferably, as shown in
Also, in the embodiment shown, first end section 621a of transmission line 150a is connected to signal via 116a through a capture pad 661 and the second end section 623a of transmission line 150a is connected to a signal via 660a through a capture pad 662. Similarly, first end section 621b of transmission line 150b eis connected to signal via 116b through a capture pad and the second end section 623b of transmission line 150b is connected to a signal via 660b through a capture pad. In this manner, the signal vias 116a and 660a are electrically connected and signal vias 116b and 660b are electrically connected.
In one embodiment, for each transmission line 150, neither the first nor second end sections 621 and 623 are aligned with interim section 622. Instead, the end sections 621, 623 are angled with respect to the interim section 622. In the embodiment shown in
Preferably, the distance between signal vias 116a-b is greater than the distance between the interim sections of the transmission lines connected to the signal vias. This feature is illustrated in
In some embodiments, it is also preferred that the distance between a pair of signal vias connected by a transmission line of a differential path is equal or about equal to the length of the interim section of the transmission line. For example, as shown in
Although the figures illustrate only a single pair of complaint pin vias, link traces, signal vias, and transmission lines, it is contemplated that circuit board 100 would have a number of compliant pin pairs and corresponding link traces, signal vias and transmission lines.
Further, while various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only, and not limitation. Thus, the breadth and scope of the present invention should not be limited by any of the above-described exemplary embodiments, but should be defined only in accordance with the following claims and their equivalents.