Claims
- 1. In a multilayered circuit board including at least two layered subassemblies each including at least one dielectric layer having opposing surfaces, electrically conductive wiring in the form of at least one conductive layer, and at least one conductive through-hole therein having a cylindrical portion and opposing land segments, the improvement wherein said layered subassemblies are aligned and engage one another, one of said land segments of said through-hole of one of said layered subassemblies engaging and being bonded to one of said land segments of said through-hole of another of said layered subassemblies, said bonded through-holes being of compressed shape such that the side walls of said cylindrical portions of said compressed through-holes are of substantially curved configuration.
- 2. The improvement of claim 1 wherein said cylindrical portions of said bonded through-holes are hollow.
- 3. The improvement of claim 2 wherein said side walls of said bonded through-holes are of a thickness of from about 0.2 mil to about 1.0 mil.
- 4. The improvement of claim 2 wherein said cylindrical portions of said bonded through-holes each have an external diameter of from about 3 mils to about 10 mils.
- 5. The improvement of claim 2 wherein said bonded through-holes are comprised of copper.
- 6. The improvement of claim 2 wherein each of said land segments of said bonded through-holes are substantially fully embedded within a respective, adjacent one of said opposing surfaces of said dielectric layer.
- 7. The improvement of claim 2 wherein each of said conductive layers of said electrically conductive wiring is connected to a respective one of said bonded through-holes, said conductive layers being of bent configuration.
CROSS REFERENCE TO CO-PENDING APPLICATIONS
This application is a divisional of Ser. No. 08/112,499 filed Aug. 26, 1993, now U.S. Pat. No. 5,359,767. In Ser. No. 07/536,145, entitled "Au-Sn Transient Liquid Bonding In High Performance Laminates" and filed Jun. 11, 1990, there is defined a method for simultaneously laminating circuitized dielectric layers to form a multilayered, high performance circuit board. Two metals are chosen to form an initial eutectic layer that, when solidified, forms an alloy bond that will only remelt at a second temperature greater than that causing the eutectic bond. Once solidified, the alloy is designed to remain solid throughout subsequent laminations. The teachings of this filed application are incorporated herein by reference. Ser. No. 07/536,145 is now U.S. Pat. No. 5,280,414, having issued Jan. 18, 1994.
US Referenced Citations (20)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3316017 |
Mar 1983 |
DEX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
112499 |
Aug 1993 |
|