Claims
- 1. A method for making a neo-wafer comprised of:
providing a substrate, said substrate having a first surface and a second surface, applying an isolation layer to said first surface, creating at least one conductive pad on said isolation layer, disposing at least one IC chip on said isolation layer, said at least one IC chip including at least one I/O pad, electrically interconnecting said at least one I/O pad with said at least one conductive pad, encapsulating said first surface and said at least one IC chip with an encapsulant, removing a predetermined portion of said encapsulant, removing said substrate whereby said isolation layer is exposed, removing a predetermined portion of said isolation layer whereby said at least one conductive pad is exposed.
- 2. The method of claim 1 whereby said at least one IC chip is a bare integrated circuit die
- 3. The method of claim 2 whereby said bare integrated circuit die includes at least one conductive ball disposed on said I/O pad.
- 4. The method of claim 1 whereby said at least one IC chip is a modified prepackaged integrated circuit.
- 5. The method of claim 4 whereby said modified prepackaged integrated circuit includes at least one exposed bond pad.
- 6. The method of claim 5 whereby said exposed bond pad includes at least one conductive ball disposed thereon.
- 7. The method of claim 1 where said conductive pad includes a titanium tungsten alloy layer and a gold layer.
- 8. The method of claim 1 whereby said isolation layer is a dielectric.
- 9. The method of claim 1 whereby said isolation layer is a polyimide material.
- 10. The method of claim 1 whereby a stiffening member is provided between said isolation layer and said encapsulant.
- 11. The method of claim 1 whereby any volume between said at least one IC chip and said isolation layer is substantially filled with an under-fill material.
- 12. A neo-wafer prepared by the method comprising:
providing a substrate, said substrate having a first surface and a second surface, applying an isolation layer to said first surface, creating at least one conductive pad on said isolation layer, disposing at least one IC chip on said isolation layer, said at least one IC chip including at least one I/O pad, electrically interconnecting said at least one I/O pad with said at least one conductive pad, encapsulating said first layer and said at least one IC chip with an encapsulant, removing a predetermined portion of said encapsulant, removing said substrate whereby said isolation layer is exposed, removing a predetermined portion of said isolation layer whereby said at least one conductive pad is exposed.
- 13. A neo-wafer comprising:
at least one IC chip with an active surface and an inactive surface, said active surface having at least one I/O pad, an isolation layer, said isolation layer having at least one conductive pad formed thereon, said at least one IC chip disposed upon said isolation layer, said active surface oriented toward said isolation layer. an electrical interconnection between said conductive pad and said I/O pad, an under-fill material disposed in the volume between said active surface and said isolation layer, said at least one IC chip encapsulated in an encapsulant, said at least one conductive pad projecting through said isolation layer.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. Provisional patent application Serial No. 60/424,022, filed on Nov. 6, 2002, which is incorporated herein by reference and to which priority is claimed pursuant to 35 USC 119.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60424022 |
Nov 2002 |
US |