Claims
- 1. A method of selecting decoupling capacitors for a packaged semiconductor chip, comprising:
grouping at least some chip leads on the packaged semiconductor chip into at least two regions; for each of the regions, determining a first lead count for the chip leads in a first lead category in that region; for each of the regions, determining a second lead count for the chip leads in a second lead category, if any, in that region; for each of the regions, determining a third lead count for the chip leads in a third lead category, if any, in that region; for each lead category in each of the regions, determining a total switching current for that lead category in that region based on the lead count for that lead category in that region; for each lead category in each of the regions, determining a total decoupling capacitance value for that lead category in that region based on the total switching current for that lead category in that region, a maximum allowable voltage ripple selected for that lead category, and a voltage rise time selected for that lead category; determining how many decoupling capacitors may be allocated to each of the regions; for each of the regions, allocating a number of the decoupling capacitors for that region to each lead category; for each lead category in each of the regions, dividing the total decoupling capacitance value for that lead category in that region by the number of the decoupling capacitors allocated for that lead category in that region to obtain a desired individual capacitance value for each of the decoupling capacitors allocated for that lead category in that region; and for each lead category in each of the regions, selecting an actual decoupling capacitor for each of the decoupling capacitors allocated for that lead category in that region, wherein each of the actual decoupling capacitors has an actual individual capacitance corresponding to the desired individual capacitance value for that allocated decoupling capacitor of that lead category in that region, and wherein each of the actual decoupling capacitors of that lead category has a self-resonance frequency selected based on an operating frequency of the chip leads in that lead category.
- 2. The method of claim 1, further comprising:
selecting at least one bulk capacitor for at least one of the regions.
- 3. The method of claim 1, further comprising:
for at least one of the regions, selecting a bulk capacitor having a bulk capacitance of about or greater than ten times the total decoupling capacitance value for that region.
- 4. The method of claim 1, wherein the first lead category comprises core supply voltage leads.
- 5. The method of claim 4, wherein the second lead category comprises a first group of input/output supply voltage leads.
- 6. The method of claim 5, wherein the third lead category comprises a second group of input/output supply voltage leads, and wherein the third lead category has a different operating frequency than the second lead category.
- 7. The method of claim 1, wherein each of the lead categories has a different operating frequency.
- 8. The method of claim 1, wherein at least some of the lead categories have different supply voltage levels.
- 9. The method of claim 1, wherein at least some of the lead categories have different switching current levels.
- 10. The method of claim 1, wherein the total switching current is a total peak switching current.
- 11. The method of claim 1, wherein the selected voltage rise time for each lead category is an estimated voltage rise time based on specifications for the packaged semiconductor chip.
- 12. The method of claim 1, wherein the selected maximum allowable voltage ripple for each lead category is an estimated maximum allowable voltage ripple based on specifications for the packaged semiconductor chip.
- 13. The method of claim 1, wherein the selected self-resonance frequency for the actual decoupling capacitors is about the same as the operating frequency of the chip leads in that lead category.
- 14. The method of claim 1, wherein the grouping of chip leads yields a number of regions selected from a group consisting of two, three, four, five, six, seven, eight, nine, and ten.
- 15. The method of claim 1, wherein the actual individual capacitance is about equal to or greater than the desired individual capacitance value for that allocated decoupling capacitor of that lead category in that region.
- 16. The method of claim 1, wherein the grouping of chip leads into regions is based upon considering switching frequencies of the leads.
- 17. A method of manufacturing an electronic device comprising the method of claim 1.
- 18. A method of assembling a computer system comprising the method of claim 1.
- 19. A method of selecting decoupling capacitors for a packaged semiconductor chip, comprising:
grouping at least some chip leads on the packaged semiconductor chip into at least two regions; determining a first lead count for the chip leads in a first lead category in a selected region; determining a second lead count for the chip leads in a second lead category, if any, in the selected region; for each lead category in the selected region, determining a total switching current for that lead category in the selected region based on the lead count for that lead category in the selected region; for each lead category in the selected region, determining a total decoupling capacitance value for that lead category in the selected region based on the total switching current for that lead category in the selected region; allocating a number of decoupling capacitors to each lead category of the selected region; for each lead category in the selected region, dividing the total decoupling capacitance value for that lead category by the number of the decoupling capacitors allocated for that lead category in the selected region to obtain a desired individual capacitance value for each of the decoupling capacitors allocated for that lead category in the selected region; and for each lead category in the selected region, selecting an actual decoupling capacitor for each of the decoupling capacitors allocated for that lead category, wherein each of the actual decoupling capacitors has an actual individual capacitance corresponding to the desired individual capacitance value for that allocated decoupling capacitor of that lead category in the selected region.
- 20. A method of manufacturing an electronic device comprising the method of claim 19.
- 21. A method of assembling a computer system comprising the method of claim 19.
- 22. An electronic device comprising:
a packaged semiconductor chip having a plurality of chip leads extending therefrom, a first group of the decoupling capacitors electrically connected to a first select group of the chip leads in a first select region of the chip leads, the first group of decoupling capacitors each having a first decoupling capacitance and each having a first self-resonance frequency; a second group of the decoupling capacitors electrically connected to a second select group of the chip leads in the first select region of the chip leads, the second group of decoupling capacitors each having a second decoupling capacitance and each having a second self-resonance frequency, wherein the second decoupling capacitance differs from the first decoupling capacitance, and wherein the second self-resonance frequency differs from the first self-resonance frequency; and a first bulk capacitor electrically connected to at least one of the first select group of the chip leads in the first select region, the first bulk capacitor having a first bulk capacitance, wherein the first bulk capacitance differs from the first and second decoupling capacitances.
- 23. The electronic device of claim 22, further comprising:
a third group of the decoupling capacitors electrically connected to a third select group of the chip leads in a second select region of the chip leads, the third group of decoupling capacitors each having a third decoupling capacitance and each having a third self-resonance frequency; a fourth group of the decoupling capacitors electrically connected to a fourth select group of the chip leads in the second select region of the chip leads, the fourth group of decoupling capacitors each having a fourth decoupling capacitance and each having a fourth self-resonance frequency, wherein the fourth decoupling capacitance differs from the third decoupling capacitance, and wherein the fourth self-resonance frequency differs from the third self-resonance frequency; and a second bulk capacitor electrically connected to at least one of the third select group of the chip leads in the second select region, the second bulk capacitor having a second bulk capacitance, wherein the second bulk capacitance differs from the third and fourth decoupling capacitances.
- 24. The electronic device of claim 23, wherein the third decoupling capacitance is about the same as the first decoupling capacitance, and wherein the second bulk capacitance is about the same as the first bulk capacitance.
- 25. The electronic device of claim 22, wherein the first and second groups of the decoupling capacitors are located within the packaged semiconductor chip.
- 26. The electronic device of claim 22, further comprising:
a circuit board electrically connected to the packaged semiconductor chip, wherein the first and second groups of the decoupling capacitors are located on the circuit board.
- 27. The electronic device of claim 22, further comprising:
a circuit board electrically connected to the packaged semiconductor chip, wherein the first and second groups of the decoupling capacitors are located at least partially within the circuit board.
Parent Case Info
[0001] This application claims the benefit of U.S. Provisional Application No. 60/476,204 filed on Jun. 5, 2003, entitled Non-Uniform Distribution of Decoupling Capacitor Networks For High Pin Count BGA-Based System Design, which application is hereby incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60476204 |
Jun 2003 |
US |