PACKAGE ARCHITECTURE WITH PACKAGE SUBSTRATE HAVING BLIND CAVITY WITH ROUTING ON SIDEWALLS

Abstract
Embodiments of a microelectronic assembly comprise: a package substrate having a blind cavity between a first surface and a second opposing surface; a bridge die in the blind cavity, the blind cavity being open towards the first surface; and a plurality of integrated circuit (IC) dies coupled to the first surface and to the bridge die. The blind cavity has a floor and a plurality of sidewalls, at least one sidewall is at an obtuse angle to the floor, and the at least one sidewall is patterned with conductive traces.
Description
BACKGROUND

Electronic circuits, when commonly fabricated on a wafer of semiconductor material, such as silicon, are called integrated circuits (ICs). The wafer with such ICs is typically cut into numerous individual dies. The dies may be packaged into an IC package containing one or more dies along with other electronic components such as resistors, capacitors, and inductors. The IC package may be integrated onto an electronic system, such as a consumer electronic system, or servers, such as mainframes.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments will be readily understood by the following detailed description in conjunction with the accompanying drawings. To facilitate this description, like reference numerals designate like structural elements. Embodiments are illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings.



FIG. 1 is a schematic cross-sectional view of an example microelectronic assembly with a package substrate having a blind cavity with routing on sidewalls of according to some embodiments of the present disclosure.



FIG. 2 is a schematic perspective view of a portion of the package substrate in the microelectronic assembly of FIG. 1 according to some embodiments of the present disclosure.



FIG. 3 is a schematic plan view of a portion of the package substrate of the example microelectronic assembly of FIG. 1 according to another embodiment of the present disclosure.



FIG. 4 is a simplified view of a holographic lithography setup to fabricate the package substrate of the example microelectronic assembly of FIG. 1 according to various embodiments of the present disclosure.



FIG. 5 is a simplified flow diagram illustrating an example method of fabrication of a microelectronic assembly according to some embodiments of the present disclosure.



FIG. 6 is a top view of a wafer that includes one or more semiconductor dies of the microelectronic package in accordance with any of the embodiments disclosed herein.



FIG. 7 is a cross-sectional view of a device package that includes one or more microelectronic assemblies in accordance with any of the embodiments disclosed herein.



FIG. 8 is a cross-sectional side view of a device assembly that includes one or more microelectronic assemblies in accordance with any of the embodiments disclosed herein.



FIG. 9 is a block diagram of an example computing device that includes one or more microelectronic assemblies in accordance with any of the embodiments disclosed herein.





DETAILED DESCRIPTION
Overview

For purposes of illustrating IC packages described herein, it is important to understand phenomena that may come into play during assembly and packaging of ICs. The following foundational information may be viewed as a basis from which the present disclosure may be properly explained. Such information is offered for purposes of explanation only and, accordingly, should not be construed in any way to limit the broad scope of the present disclosure and its potential applications.


The demand for miniaturization of form factor and increased levels of integration for high performance are driving sophisticated packaging approaches in the semiconductor industry. Advances in semiconductor processing and logic design have permitted an increase in the amount of logic circuits that may be included in processors and other IC devices. As a result, many processors now have multiple cores that are monolithically integrated on a single die. Generally, these types of monolithic ICs are also described as planar since they take the form of a flat surface and are typically built on a single silicon wafer made from a monocrystalline silicon boule. The typical manufacturing process for such monolithic ICs is called a planar process, allowing photolithography, etching, heat diffusion, oxidation, and other such processes to occur on the surface of the wafer, such that active circuit elements (e.g., transistors and diodes) are formed on the planar surface of the silicon wafer.


Current technologies permit hundreds and thousands of such active circuit elements to be formed on a single die so that numerous logic circuits may be enabled thereon. In such monolithic dies, the manufacturing process must be optimized for all the circuits equally, resulting in trade-offs between different circuits. In addition, because of the limitation of having to place circuits on a planar surface, some circuits are farther apart from some others, resulting in decreased performance such as longer delays. The manufacturing yield may also be severely impacted because the entire die may have to be discarded if even one circuit is malfunctional.


One solution to overcome such negative impacts of monolithic dies is to disaggregate the circuits into smaller dies (e.g., chiplets, tiles) electrically coupled by interconnect bridges. The smaller dies are part of an assembly of interconnected dies that together form a complete IC in terms of application and/or functionality, such as a memory chip, microprocessor, microcontroller, commodity IC (e.g., chip used for repetitive processing routines, simple tasks, application specific IC, etc.), and system-on-a-chip (SOC). In other words, the individual dies are connected to create the functionalities of a monolithic IC. By using separate dies, each individual die can be designed and manufactured optimally for a particular functionality. For example, a processor core that contains logic circuits might aim for performance, and thus might require a very speed-optimized layout; this has different manufacturing requirements compared to a USB controller, which is built to meet certain USB standards, rather than for processing speed; by having different parts of the overall design separated into different dies, each one optimized in terms of design and manufacturing, the overall yield and cost of the combined die solution may be improved.


The connectivity between these dies is achievable in many ways. For example, in 2.5D packaging solutions, a silicon interposer and through-silicon vias (TSVs) connect dies at silicon interconnect speed in a minimal footprint. In another example, a silicon bridge embedded under the edges of two interconnecting dies facilitates electrical coupling between them. The bridge die may be embedded in a package substrate, which allows for top-packaged chips to communicate with other chips horizontally using the bridge die and vertically, using Through-Mold Vias (TMVs) in the package substrate. Such die partitioning enables miniaturization of small form factor and high performance without yield issues seen with other methods but needs fine die-to-die interconnections. The bridge die can facilitate such high-density interconnections by inserting the bridge dies only where needed.


However, many bridge dies are limited in power delivery due to routing around the bridge dies, leading to design restrictions in routing and trace placement on dies and substrates. Further, routing around the bridge dies utilizes a great deal of space and causes severe design restrictions.


Accordingly, embodiments described herein enable a microelectronic assembly, comprising: a package substrate having a blind cavity between a first surface and a second opposing surface; a bridge die in the blind cavity, the blind cavity being open towards the first surface; and a plurality of IC dies coupled to the first surface and to the bridge die. The blind cavity has a floor and a plurality of sidewalls, at least one sidewall is at an obtuse angle to the floor, and the at least one sidewall is patterned with conductive traces. The use of curvilinear lithography to pattern conductive traces on the inclined sidewalls within the blind cavity can allow for wall-trace pairing for power improvement. It also allows for a redistribution layer (RDL) within the blind cavity, which can permit layer pair reduction.


An embodiment of a package substrate are described, the package substrate comprising: a blind cavity between a first surface of the package substrate and an opposite second surface of the package substrate, the blind cavity having a floor and a plurality of sidewalls; a plurality of layers of dielectric material around the blind cavity; conductive traces on the first surface, the second surface, the floor of the blind cavity, the sidewalls of the blind cavity and between the layers of dielectric material; first bond-pads on the first surface; and second bond-pads on the floor of the blind cavity.


Another embodiment of the package substrate is described, comprising: a dielectric material with a first surface and an opposing second surface; conductive first bond-pads on the first surface, the first bond-pads to conductively couple to IC dies on the first surface; a blind cavity in the dielectric material, the blind cavity having an opening towards the first surface, a floor between the opening and the second surface, and at least one sidewall at an obtuse angle to the floor; conductive second bond-pads on the floor of the blind cavity; conductive traces on the at least one sidewall; and a semiconductor die in the blind cavity. The semiconductor die includes: a third surface having conductive third bond-pads, the third bond-pads to conductively couple to IC dies on the first surface; a fourth surface opposite to the third surface, the fourth surface having fourth bond-pads to conductive couple to the second bond-pads on the floor of the blind cavity; and conductive TSVs through the semiconductor die conductively coupling the third bond-pads and the fourth bond-pads.


A method is also described, one of the embodiments of the method comprising: providing a package substrate having a surface and a blind cavity open towards the surface, the blind cavity having a floor and sidewalls at obtuse angles to the floor; patterning trenches using a holographic mask such that images of the trenches on the holographic mask are transferred to the surface, the sidewalls of the blind cavity, and the floor of the blind cavity in a single exposure; and electroplating conductive material in the trenches to form conductive traces and bond-pads.


Each of the structures, assemblies, packages, methods, devices, and systems of the present disclosure may have several innovative aspects, no single one of which is solely responsible for all the desirable attributes disclosed herein. Details of one or more implementations of the subject matter described in this specification are set forth in the description below and the accompanying drawings.


In the following detailed description, various aspects of the illustrative implementations may be described using terms commonly employed by those skilled in the art to convey the substance of their work to others skilled in the art.


The terms “circuit” and “circuitry” mean one or more passive and/or active electrical and/or electronic components that are arranged to cooperate with one another to provide a desired function. The terms also refer to analog circuitry, digital circuitry, hard wired circuitry, programmable circuitry, microcontroller circuitry and/or any other type of physical hardware electrical and/or electronic component.


The term “integrated circuit” means a circuit that is integrated into a monolithic semiconductor or analogous material.


In some embodiments, the IC dies disclosed herein may comprise substantially monocrystalline semiconductors, such as silicon or germanium, as a base material (e.g., substrate, body) on which integrated circuits are fabricated with traditional semiconductor processing methods. The semiconductor base material may include, for example, N-type pr P-type materials. Dies may include, for example, a crystalline base material formed using a bulk silicon (or other bulk semiconductor material) or a silicon-on-insulator (SOI) structure. In some other embodiments, the base material of one or more of the IC dies may comprise alternate materials, which may or may not be combined with silicon that include but are not limited to germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, indium gallium arsenide, gallium antimonide, or other combinations of group III-N, group III-V, group II-VI, or group IV materials. In yet other embodiments, the base material may comprise compound semiconductors, for example, with a first sub-lattice of at least one element from group III of the periodic table (e.g., Al, Ga, In), and a second sub-lattice of at least one element of group V of the periodic table (e.g., P, As, Sb). In yet other embodiments, the base material may comprise an intrinsic IV or III-V semiconductor material or alloy, not intentionally doped with any electrically active impurity; in alternate embodiments, nominal impurity dopant levels may be present. In still other embodiments, dies may comprise a non-crystalline material, such as polymers; for example, the base material may comprise silica-filled epoxy. In other embodiments, the base material may comprise high mobility oxide semiconductor material, such as tin oxide, antimony oxide, indium oxide, indium tin oxide, titanium oxide, zinc oxide, indium zinc oxide, indium gallium zinc oxide (IGZO), gallium oxide, titanium oxynitride, ruthenium oxide, or tungsten oxide. In general, the base material may include one or more of tin oxide, cobalt oxide, copper oxide, antimony oxide, ruthenium oxide, tungsten oxide, zinc oxide, gallium oxide, titanium oxide, indium oxide, titanium oxynitride, indium tin oxide, indium zinc oxide, nickel oxide, niobium oxide, copper peroxide, IGZO, indium telluride, molybdenite, molybdenum diselenide, tungsten diselenide, tungsten disulfide, N- or P-type amorphous or polycrystalline silicon, germanium, indium gallium arsenide, silicon germanium, gallium nitride, aluminum gallium nitride, indium phosphide, and black phosphorus, each of which may possibly be doped with one or more of gallium, indium, aluminum, fluorine, boron, phosphorus, arsenic, nitrogen, tantalum, tungsten, and magnesium, etc. Although a few examples of the material for dies are described here, any material or structure that may serve as a foundation (e.g., base material) upon which IC circuits and structures as described herein may be built falls within the spirit and scope of the present disclosure.


Unless described otherwise, IC dies described herein include one or more IC structures (or, simply, “ICs”) implementing (i.e., configured to perform) certain functionality. In one such example, the term “memory die” may be used to describe a die that includes one or more ICs implementing memory circuitry (e.g., ICs implementing one or more of memory devices, memory arrays, control logic configured to control the memory devices and arrays, etc.). In another such example, the term “compute die” may be used to describe a die that includes one or more ICs implementing logic/compute circuitry (e.g., ICs implementing one or more of I/O functions, arithmetic operations, pipelining of data, etc.).


In another example, the terms “package” and “IC package” are synonymous, as are the terms “die” and “IC die.” Note that the terms “chip,” “die,” and “IC die” are used interchangeably herein.


The term “optical structure” includes arrangements of forms fabricated in ICs to receive, transform and/or transmit optical signals as described herein. It may include optical conductors such as waveguides, electromagnetic radiation sources such as lasers and light-emitting diodes (LEDs) and electro-optical devices such as photodetectors.


In various embodiments, any photonic IC (PIC) described herein may comprise a semiconductor material including, for example, N-type or P-type materials. The PIC may include, for example, a crystalline base material formed using a bulk silicon (or other bulk semiconductor material) or a SOI structure (or, in general, a semiconductor-on-insulator structure). In some embodiments, the PIC may be formed using alternative materials, which may or may not be combined with silicon, that include, but are not limited to, lithium niobite, indium phosphide, silicon dioxide, germanium, silicon germanium, indium antimonide, lead telluride, indium arsenide, indium phosphide, gallium arsenide, aluminum gallium arsenide, aluminum arsenide, indium aluminum arsenide, aluminum indium antimonide, indium gallium arsenide, gallium nitride, indium gallium nitride, aluminum indium nitride or gallium antimonide, or other combinations of group III-N or group IV materials. In some embodiments, the PIC may comprise a non-crystalline material, such as polymers. In some embodiments, the PIC may be formed on a printed circuit board (PCB). In some embodiments, the PIC may be inhomogeneous, including a carrier material (such as glass or silicon carbide) as a base material with a thin semiconductor layer over which is an active side comprising transistors and like components. Although a few examples of the material for the PIC are described here, any material or structure that may serve as a foundation upon which the PIC may be built falls within the spirit and scope of the present disclosure.


The term “insulating” means “electrically insulating,” the term “conducting” means “electrically conducting,” unless otherwise specified. With reference to optical signals and/or devices, components and elements that operate on or using optical signals, the term “conducting” can also mean “optically conducting.”


The terms “oxide,” “carbide,” “nitride,” etc. refer to compounds containing, respectively, oxygen, carbon, nitrogen, etc.


The term “high-k dielectric” refers to a material having a higher dielectric constant than silicon oxide, while the term “low-k dielectric” refers to a material having a lower dielectric constant than silicon oxide.


The term “insulating material” or “insulator” (also called herein as “dielectric material” or “dielectric”) refers to solid materials (and/or liquid materials that solidify after processing as described herein) that are substantially electrically nonconducting. They may include, as examples and not as limitations, organic polymers and plastics, and inorganic materials such as ionic crystals, porcelain, glass, silicon, silicon oxide, silicon carbide, silicon carbonitride, silicon nitride, and alumina or a combination thereof. They may include dielectric materials, high polarizability materials, and/or piezoelectric materials. They may be transparent or opaque without departing from the scope of the present disclosure. Further examples of insulating materials are underfills and molds or mold-like materials used in packaging applications, including for example, materials used in organic interposers, package supports and other such components.


In various embodiments, elements associated with an IC may include, for example, transistors, diodes, power sources, resistors, capacitors, inductors, sensors, transceivers, receivers, antennas, etc. In various embodiments, elements associated with an IC may include those that are monolithically integrated within an IC, mounted on an IC, or those connected to an IC. The ICs described herein may be either analog or digital and may be used in a number of applications, such as microprocessors, optoelectronics, logic blocks, audio amplifiers, etc., depending on the components associated with the IC. The ICs described herein may be employed in a single IC die or as part of a chipset for executing one or more related functions in a computer.


In various embodiments of the present disclosure, transistors described herein may be field effect transistors (FETs), e.g., MOSFETs. In many embodiments, an FET is a four-terminal device. In SOI, or nanoribbon, or gate all-around (GAA) FET, the FET is a three-terminal device that includes source, drain, and gate terminals and uses electric field to control current flowing through the device. A FET typically includes a channel material, a source region and a drain regions provided in and/or over the channel material, and a gate stack that includes a gate electrode material, alternatively referred to as a “work function” material, provided over a portion of the channel material (the “channel portion”) between the source and the drain regions, and optionally, also includes a gate dielectric material between the gate electrode material and the channel material.


In a general sense, an “interconnect” refers to any element that provides a physical connection between two other elements. For example, an electrical interconnect provides electrical connectivity between two electrical components, facilitating communication of electrical signals between them; an optical interconnect provides optical connectivity between two optical components, facilitating communication of optical signals between them. As used herein, both electrical interconnects and optical interconnects are comprised in the term “interconnect.” The nature of the interconnect being described is to be understood herein with reference to the signal medium associated therewith. Thus, when used with reference to an electronic device, such as an IC that operates using electrical signals, the term “interconnect” describes any element formed of an electrically conductive material for providing electrical connectivity to one or more elements associated with the IC or/and between various such elements. In such cases, the term “interconnect” may refer to both conductive traces (also sometimes referred to as “lines,” “wires,” “metal lines” or “trenches”) and conductive vias (also sometimes referred to as “vias” or “metal vias”). Sometimes, electrically conductive traces and vias may be referred to as “conductive traces” and “conductive vias”, respectively, to highlight the fact that these elements include electrically conductive materials such as metals. Likewise, when used with reference to a device that operates on optical signals as well, such as a photonic IC (PIC), “interconnect” may also describe any element formed of a material that is optically conductive for providing optical connectivity to one or more elements associated with the PCI. In such cases, the term “interconnect” may refer to optical waveguides, including optical fiber, optical splitters, optical combiners, optical couplers, and optical vias.


The term “waveguide” refers to any structure that acts to guide the propagation of light from one location to another location typically through a substrate material such as silicon or glass. In various examples, waveguides can be formed from silicon, doped silicon, silicon nitride, glasses such as silica (e.g., silicon dioxide or SiO2), borosilicate (e.g., 70-80 wt % SiO2, 7-13 wt % of B2O3, 4-8 wt % Na2O or K2O, and 2-8 wt % of Al2O3) and so forth. Waveguides may be formed using various techniques including but not limited to forming waveguides in situ. For example, in some embodiments, waveguides may be formed in situ in glass using low temperature glass-to-glass bonding or by laser direct writing. Waveguides formed in situ may have lower loss characteristics.


The term “conductive trace” may be used to describe an electrically conductive element isolated by an insulating material. Within IC dies, such insulating material comprises interlayer low-k dielectric that is provided within the IC die. Within package substrates, and PCBs such insulating material comprises organic materials such as Ajinomoto Buildup Film (ABF), polyimides, or epoxy resin. Such conductive lines are typically arranged in several levels, or several layers, of metallization stacks.


The term “conductive via” may be used to describe an electrically conductive element that interconnects two or more conductive lines of different levels of a metallization stack. To that end, a via may be provided substantially perpendicularly to the plane of an IC die/chip or a support structure over which an IC structure is provided and may interconnect two conductive lines in adjacent levels or two conductive lines in non-adjacent levels.


The term “package substrate” may be used to describe any substrate material that facilitates the packaging together of any collection of semiconductor dies and/or other electrical components such as passive electrical components. As used herein, a package substrate may be formed of any material including, but not limited to, insulating materials such as resin impregnated glass fibers (e.g., PCB or Printed Wiring Boards (PWB)), glass, ceramic, silicon, silicon carbide, etc. In addition, as used herein, a package substrate may refer to a substrate that includes buildup layers (e.g., ABF layers).


The term “metallization stack” may be used to refer to a stack of one or more interconnects for providing connectivity to different circuit components of an IC die/chip and/or a package substrate.


As used herein, the term “pitch” of interconnects refers to a center-to-center distance between adjacent interconnects.


In context of a stack of dies coupled to one another or in context of a die coupled to a package substate, the term “interconnect” may also refer to, respectively, die-to-die (DTD) interconnects and die-to-package substrate (DTPS) interconnects. DTD interconnects may also be referred to as first-level interconnects (FLI). DTPS interconnects may also be referred to as Second-Level Interconnects (SLI).


Although not specifically shown in all of the present illustrations in order to not clutter the drawings, when DTD or DTPS interconnects are described, a surface of a first die may include a first set of conductive contacts, and a surface of a second die or a package substrate may include a second set of conductive contacts. One or more conductive contacts of the first set may then be electrically and mechanically coupled to some of the conductive contacts of the second set by the DTD or DTPS interconnects.


In some embodiments, the pitch of the DTD interconnects may be different from the pitch of the DTPS interconnects, although, in other embodiments, these pitches may be substantially the same.


The DTPS interconnects disclosed herein may take any suitable form. In some embodiments, a set of DTPS interconnects may include solder (e.g., solder bumps or balls that are subject to a thermal reflow to form the DTPS interconnects). DTPS interconnects that include solder may include any appropriate solder material, such as lead/tin, tin/bismuth, eutectic tin/silver, ternary tin/silver/copper, eutectic tin/copper, tin/nickel/copper, tin/bismuth/copper, tin/indium/copper, tin/zinc/indium/bismuth, or other alloys. In some embodiments, a set of DTPS interconnects may include an anisotropic conductive material, such as an anisotropic conductive film or an anisotropic conductive paste. An anisotropic conductive material may include conductive materials dispersed in a non-conductive material. In some embodiments, an anisotropic conductive material may include microscopic conductive particles embedded in a binder or a thermoset adhesive film (e.g., a thermoset biphenyl-type epoxy resin, or an acrylic-based material). In some embodiments, the conductive particles may include a polymer and/or one or more metals (e.g., nickel or gold). For example, the conductive particles may include nickel-coated gold or silver-coated copper that is in turn coated with a polymer. In another example, the conductive particles may include nickel. When an anisotropic conductive material is uncompressed, there may be no conductive pathway from one side of the material to the other. However, when the anisotropic conductive material is adequately compressed (e.g., by conductive contacts on either side of the anisotropic conductive material), the conductive materials near the region of compression may contact each other so as to form a conductive pathway from one side of the film to the other in the region of compression.


The DTD interconnects disclosed herein may take any suitable form. In some embodiments, some or all of the DTD interconnects in a microelectronic assembly or an IC package as described herein may be metal-to-metal interconnects (e.g., copper-to-copper interconnects, or plated interconnects). In such embodiments, the conductive contacts on either side of the DTD interconnect may be bonded together (e.g., under elevated pressure and/or temperature) without the use of intervening solder or an anisotropic conductive material. In some metal-to-metal interconnects, a dielectric material (e.g., silicon oxide, silicon nitride, silicon carbide) may be present between the metals bonded together (e.g., between copper pads or posts that provide the associated conductive contacts). In some embodiments, one side of a DTD interconnect may include a metal pillar (e.g., a copper pillar), and the other side of the DTD interconnect may include a metal contact (e.g., a copper contact) recessed in a dielectric. In some embodiments, a metal-to-metal interconnect (e.g., a copper-to-copper interconnect) may include a noble metal (e.g., gold) or a metal whose oxides are conductive (e.g., silver). In some embodiments, a metal-to-metal interconnect may include metal nanostructures (e.g., nanorods) that may have a reduced melting point. Metal-to-metal interconnects may be capable of reliably conducting a higher current than other types of interconnects; for example, some solder interconnects may form brittle intermetallic compounds when current flows, and the maximum current provided through such interconnects may be constrained to mitigate mechanical failure.


In some embodiments, the dies on either side of a set of DTD interconnects may be bare (e.g., unpackaged) dies.


In some embodiments, the DTD interconnects may include solder. For example, the DTD interconnects may include conductive bumps or pillars (e.g., copper bumps or pillars) attached to the respective conductive contacts by solder. In some embodiments, a thin cap of solder may be used in a metal-to-metal interconnect to accommodate planarity, and this solder may become an intermetallic compound during processing. In some embodiments, the solder used in some or all of the DTD interconnects may have a higher melting point than the solder included in some or all of the DTPS interconnects. For example, when the DTD interconnects in an IC package are formed before the DTPS interconnects are formed, solder-based DTD interconnects may use a higher-temperature solder (e.g., with a melting point above 200 degrees Celsius), while the DTPS interconnects may use a lower-temperature solder (e.g., with a melting point below 200 degrees Celsius). In some embodiments, a higher-temperature solder may include tin; tin and gold; or tin, silver, and copper (e.g., 96.5% tin, 3% silver, and 0.5% copper). In some embodiments, a lower-temperature solder may include tin and bismuth (e.g., eutectic tin bismuth), tin, silver, bismuth, indium, indium and tin, or gallium.


In some embodiments, a set of DTD interconnects may include an anisotropic conductive material, such as any of the materials discussed above for the DTPS interconnects. In some embodiments, the DTD interconnects may be used as data transfer lanes, while the DTPS interconnects may be used for power and ground lines, among others.


In microelectronic assemblies or IC packages as described herein, some or all of the DTD interconnects may have a finer pitch than the DTPS interconnects. In some embodiments, the DTPS interconnects disclosed herein may have a pitch between about 80 microns and 300 microns, while the DTD interconnects disclosed herein may have a pitch between about 0.5 microns and 100 microns, depending on the type of the DTD interconnects. An example of silicon-level interconnect density is provided by the density of some DTD interconnects. In some embodiments, the DTD interconnects may have too fine a pitch to couple to the package substrate directly (e.g., too fine to serve as DTPS interconnects). The DTD interconnects may have a smaller pitch than the DTPS interconnects due to the greater similarity of materials in the different dies on either side of a set of DTD interconnects than between a die and a package substrate on either side of a set of DTPS interconnects. In particular, the differences in the material composition of dies and package substrates may result in differential expansion and contraction of the die dies and package substrates due to heat generated during operation (as well as the heat applied during various manufacturing operations). To mitigate damage caused by this differential expansion and contraction (e.g., cracking, solder bridging, etc.), the DTPS interconnects in any of the microelectronic assemblies or IC packages as described herein may be formed larger and farther apart than DTD interconnects, which may experience less thermal stress due to the greater material similarity of the pair of dies on either side of the DTD interconnects.


It will be recognized that one more levels of underfill (e.g., organic polymer material such as benzotriazole, imidazole, polyimide, or epoxy) may be provided in an IC package described herein and may not be labeled in order to avoid cluttering the drawings. In various embodiments, the levels of underfill may comprise the same or different insulating materials. In some embodiments, the levels of underfill may comprise thermoset epoxies with silicon oxide particles; in some embodiments, the levels of underfill may comprise any suitable material that can perform underfill functions such as supporting the dies and reducing thermal stress on interconnects. In some embodiments, the choice of underfill material may be based on design considerations, such as form factor, size, stress, operating conditions, etc.; in other embodiments, the choice of underfill material may be based on material properties and processing conditions, such as cure temperature, glass transition temperature, viscosity and chemical resistance, among other factors; in some embodiments, the choice of underfill material may be based on both design and processing considerations.


In some embodiments, one or more levels of solder resist (e.g., epoxy liquid, liquid photo-imageable polymers, dry film photo-imageable polymers, acrylics, solvents) may be provided in an IC package described herein and may not be labeled or shown to avoid cluttering the drawings. Solder resist may be a liquid or dry film material including photo-imageable polymers. In some embodiments, solder resist may be non-photo-imageable.


The terms “substantially,” “close,” “approximately,” “near,” and “about,” generally refer to being within +/−20% of a target value (e.g., within +/−5% or 10% of a target value) based on the context of a particular value as described herein or as known in the art.


Terms indicating orientation of various elements, e.g., “coplanar,” “perpendicular,” “orthogonal,” “parallel,” or any other angle between the elements, generally refer to being within +/−5%-20% of a target value based on the context of a particular value as described herein or as known in the art.


The term “connected” means a direct connection (which may be one or more of a mechanical, electrical, and/or thermal connection) between the things that are connected, without any intermediary devices, while the term “coupled” means either a direct connection between the things that are connected, or an indirect connection through one or more passive or active intermediary devices.


The description uses the phrases “in an embodiment” or “in embodiments,” which may each refer to one or more of the same or different embodiments.


Furthermore, the terms “comprising,” “including,” “having,” and the like, as used with respect to embodiments of the present disclosure, are synonymous.


The disclosure may use perspective-based descriptions such as “above,” “below,” “top,” “bottom,” and “side”; such descriptions are used to facilitate the discussion and are not intended to restrict the application of disclosed embodiments.


The terms “over,” “under,” “between,” and “on” as used herein refer to a relative position of one material layer or component with respect to other layers or components. For example, one layer disposed over or under another layer may be directly in contact with the other layer or may have one or more intervening layers. Moreover, one layer disposed between two layers may be directly in contact with one or both of the two layers or may have one or more intervening layers. In contrast, a first layer described to be “on” a second layer refers to a layer that is in direct contact with that second layer. Similarly, unless explicitly stated otherwise, one feature disposed between two features may be in direct contact with the adjacent features or may have one or more intervening layers.


The term “dispose” as used herein refers to position, location, placement, and/or arrangement rather than to any particular method of formation.


The term “between,” when used with reference to measurement ranges, is inclusive of the ends of the measurement ranges.


For the purposes of the present disclosure, the phrase “A and/or B” means (A), (B), or (A and B). For the purposes of the present disclosure, the phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B, and C). When used herein, the notation “A/B/C” means (A), (B), and/or (C).


Although certain elements may be referred to in the singular herein, such elements may include multiple sub-elements. For example, “an electrically conductive material” may include one or more electrically conductive materials. In another example, “a dielectric material” may include one or more dielectric materials.


Unless otherwise specified, the use of the ordinal adjectives “first,” “second,” and “third,” etc., to describe a common object, merely indicate that different instances of like objects are being referred to and are not intended to imply that the objects so described must be in a given sequence, either temporally, spatially, in ranking or in any other manner.


In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown, by way of illustration, embodiments that may be practiced. It is to be understood that other embodiments may be utilized, and structural or logical changes may be made without departing from the scope of the present disclosure. Therefore, the following detailed description is not to be taken in a limiting sense.


The accompanying drawings are not necessarily drawn to scale.


In the drawings, same reference numerals refer to the same or analogous elements/materials shown so that, unless stated otherwise, explanations of an element/material with a given reference numeral provided in context of one of the drawings are applicable to other drawings where element/materials with the same reference numerals may be illustrated. Further, the singular and plural forms of the labels may be used with reference numerals to denote a single one and multiple ones respectively of the same or analogous type, species, or class of element.


Furthermore, in the drawings, some schematic illustrations of example structures of various devices and assemblies described herein may be shown with precise right angles and straight lines, but it is to be understood that such schematic illustrations may not reflect real-life process limitations which may cause the features to not look so “ideal” when any of the structures described herein are examined using, e.g., images of suitable characterization tools such as scanning electron microscopy (SEM) images, transmission electron microscope (TEM) images, or non-contact profilometer. In such images of real structures, possible processing and/or surface defects could also be visible, e.g., surface roughness, curvature or profile deviation, pit or scratches, not-perfectly straight edges of materials, tapered vias or other openings, inadvertent rounding of corners or variations in thicknesses of different material layers, occasional screw, edge, or combination dislocations within the crystalline region(s), and/or occasional dislocation defects of single atoms or clusters of atoms. There may be other defects not listed here but that are common within the field of device fabrication and/or packaging.


Note that in the figures, various components (e.g., interconnects) are shown as aligned (e.g., at respective interfaces) merely for ease of illustration; in actuality, some or all of them may be misaligned. In addition, there may be other components, such as bond-pads, landing pads, metallization, etc. present in the assembly that are not shown in the figures to prevent cluttering. Further, the figures are intended to show relative arrangements of the components within their assemblies, and, in general, such assemblies may include other components that are not illustrated (e.g., various interfacial layers or various other components related to optical functionality, electrical connectivity, or thermal mitigation). For example, in some further embodiments, the assembly as shown in the figures may include more dies along with other electrical components. Additionally, although some components of the assemblies are illustrated in the figures as being planar rectangles or formed of rectangular solids, this is simply for ease of illustration, and embodiments of these assemblies may be curved, rounded, or otherwise irregularly shaped as dictated by and sometimes inevitable due to the manufacturing processes used to fabricate various components.


In the drawings, a particular number and arrangement of structures and components are presented for illustrative purposes and any desired number or arrangement of such structures and components may be present in various embodiments.


Further, unless otherwise specified, the structures shown in the figures may take any suitable form or shape according to material properties, fabrication processes, and operating conditions.


For convenience, if a collection of drawings designated with different letters are present (e.g., FIGS. 10A-10C), such a collection may be referred to herein without the letters (e.g., as “FIG. 10”). Similarly, if a collection of reference numerals designated with different letters are present (e.g., 112a-112e), such a collection may be referred to herein without the letters (e.g., as “112”).


Various operations may be described as multiple discrete actions or operations in turn in a manner that is most helpful in understanding the claimed subject matter. However, the order of description should not be construed as to imply that these operations are necessarily order dependent. In particular, these operations may not be performed in the order of presentation. Operations described may be performed in a different order from the described embodiment. Various additional operations may be performed, and/or described operations may be omitted in additional embodiments.


Example Embodiments


FIG. 1 is a schematic cross-sectional view of an example microelectronic assembly 100 according to some embodiments of the present disclosure. Microelectronic assembly 100 comprises a package substrate 102 having a first surface 104 and a second surface 106 opposite to surface 104 with a blind cavity 108 between surface 104 and surface 106. Blind cavity 108 may be open towards surface 104. A bridge die 110 may be provisioned in blind cavity 108. A plurality of IC dies 112 (e.g., 112a and 112b) may be coupled to surface 104 and to bridge die 110. In various embodiments, blind cavity 108 may have a floor 114 and a plurality of sidewalls 116. One or more sidewalls 116 may be inclined so that they are at an obtuse angle to floor 114. The inclined sidewalls 116 may be patterned with one or more conductive traces 118. In various embodiments, bridge die 110 may comprise conductive pathways 120 conductively coupling plurality of IC dies 112. TSVs 122 in bridge die 110 may conductively couple plurality of IC dies 112 with package substrate 102 through bridge die 110.


In various embodiments, surface 104 of package substrate 102 may be provided with bond-pads 124 configured to couple package substrate 102 with plurality of IC dies 112. Floor 114 of blind cavity 108 may be provided with bond-pads 126 configured to couple with bridge die 110. Bridge die 110 may have bond-pads 128 (e.g., 128a, 128b) configured to couple bridge die 110 with plurality of IC dies 112. In some embodiments, bond-pads 128 may comprise at least two sizes (and pitches), 128a and 128b. Bond-pads 128a may be directly coupled with TSVs 122 whereas bond-pads 128b may be directly coupled with conductive pathways 120. In various embodiments, bond-pads 124 may be similarly sized (with similar pitch) as bond-pads 126 and 128a. Bond-pads 128b may be smaller than bond-pads 128a, 126 or 128.


In various embodiments, interconnects 130 may conductively and physically couple various components. For example, plurality of IC dies 112 may be coupled with bond-pads 124 on surface 104 of package substrate 102 by interconnects 130a. Bridge die may be coupled with bond-pads 126 in blind cavity 108 by interconnects 130b. Plurality of IC dies 112 may be coupled to bridge die 110 by interconnects 130c and 130d, with interconnects 130c coupled to bond-pads 124a and interconnects 130d coupled to bond-pads 128b. Interconnects 130a, 130b and 130c may be larger than interconnects 130d in some embodiments. In some such embodiments, interconnects 130a may be similarly sized as interconnects 130b and 130c.


Conductive traces 118 on inclined sidewalls 116 may facilitate routing directly under plurality of IC dies 112. Without conductive traces 118 on inclined sidewalls 116, conductive pathways on package substrate 102 would be routed around blind cavity 108 or through conductive vias in package substrate 102. In addition, conductive traces 118 may provide additional conductive pathways to bridge die 110. For example, conductive traces 118 may be conductively coupled to bond-pads 126. In another example, conductive traces 118 on inclined sidewalls 116 may also be conductively coupled to bond-pads 124, providing conductive pathways on the surface of package substrate 102 between IC dies 112 and bridge die 110. Conductive traces 118 may be much larger than conductive traces within bridge die 110, providing a pathway for higher current (e.g., in high power applications) than with pathways through bridge die 110.


In various embodiments, package substrate 102 comprises built up layers of an organic dielectric material such as polyimide, epoxy, etc. as listed in the previous subsection between surfaces 104 and 106. In some other embodiments, package substrate 102 comprises built up layers of an inorganic dielectric material such as glass or ceramic. In various embodiments, conductive traces and vias (not shown) may be disposed between the layers suitably. At least a subset of the conductive traces and vias may be conductively coupled to conductive traces 118 and bond-pads 124, 126 as desired and based on particular needs.



FIG. 2 is a schematic perspective view of a portion of package substrate 102 in microelectronic assembly 100 of FIG. 1 according to some embodiments of the present disclosure. Conductive traces 118 are shown in more detail. Merely for ease of explanation, conductive traces 118 disposed on different surfaces are labeled as 118a, 118b and 118c; in practice, they may form part of a single homogeneous structure without any differentiation therebetween. Conductive traces 118a are patterned (e.g., provided, disposed, etc.) on surface 104; conductive traces 118b are patterned on sidewalls 116 of cavity 108; and conductive traces 118c are patterned on floor 114 of cavity 108. Bond-pads 124 on surface 104 may be conductively coupled to conductive traces 118a. Bond-pads 126 on floor 114 of cavity 108 may be conductively coupled to conductive traces 118c. Some such conductive traces 118c may be directly under bridge die 110 (not shown) in many embodiments. Conductive traces 118b may be conductively coupled to conductive traces 118c and 118a as desired and based on particular needs. In some such embodiments, conductive traces 118b on inclined sidewalls 116 may be conductively coupled to one or more of bond-pads 124 and 126 by way of conductive traces 118a and 118c. In various embodiments, conductive traces 118c can enable an RDL on floor 114 that can permit layer pair reduction in package substrate 102.


In various embodiments, inclined sidewalls 116 of cavity 108 may be at angles 202 with respect to floor 114. Angle 202 may be an obtuse angle that is more than 90 degrees and less than 155 degrees. In some embodiments, each one of sidewalls 116 may be at a different angle 202 with floor 114 than other ones of sidewalls 116. In other embodiments, all sidewalls 116 may be at the same (or substantially similar) angle 202 with floor 114.



FIG. 3 is a schematic plan view of a portion of package substrate 102 of example microelectronic assembly 100 of FIG. 1 according to another embodiment of the present disclosure. Conductive traces 118 are shown in more detail. Merely for ease of explanation, conductive traces 118 with different widths are labeled as 118-1 and 118-2. In some embodiments, conductive trace 118-1 may be conductively coupled to a power delivery circuit 302. Conductive trace 118-2 may not be conductively coupled to power delivery circuit 302. In some such embodiments, conductive trace 118-1 may be wider than conductive trace 118-2. In some embodiments, width of conductive trace 118-1 may be between 0.5 microns and 100 microns; width of conductive trace 118-2 may be between 0.5 microns and 100 microns. Conductive trace 118-1 may be disposed on surface 104, sidewalls 116 and floor 114 of blind cavity 108 and be conductively coupled to one or more bond-pads 126 on floor 114. Conductive trace 118-1 coupled to power delivery circuit 302 may provide an additional (or alternate) routing for power to IC dies 112 through bridge die 110. Without conductive trace 118-1 on sidewall 116, power delivery to IC dies 112 may be through surface routing on surface 104 exclusively, or if through bridge die 110, then by way of vias through package substrate 102 underneath bridge die 110. Power routing using vias may add undesired parasitics; thus, routing on sidewalls 116 as described in reference to various embodiments herein may enable more efficient power delivery by way of surface routing including in blind cavity 108 on package substrate 102.



FIG. 4 is a simplified view of a holographic lithography setup 400 to fabricate package substrate 102 of example microelectronic assembly 100 of FIG. 1 according to various embodiments of the present disclosure. The holography lithography process uses light diffraction to create images with sub-wavelength resolution. The process generates images not possible with traditional projection lithography. An illuminator 402, comprising, for example, a source of light and one or more optical lens, shines light on a holographic mask 404 that is used to pattern shapes 406 (e.g., trenches corresponding to conductive traces 118 and bond-pads 124, 126) on inclined surface 408 of work substrate 410 (only a portion of which is shown in the figure). No projection lens is used as in traditional lithography. Inclined surface 408 can be assumed to comprise numerous horizontal planes located at distances larger than an optical depth of focus (DoF) of illuminator 402; holographic mask 404 allows creation of sub-wavelength images on these several planes during a single exposure.


Holographic mask 404 is manufactured by conventional mask manufacturing technology, containing image elements that are larger than corresponding image elements of projection masks at the same light wavelength. For example, at a given light wavelength a minimal image element of holographic mask 404 may be more than 10 times larger than the corresponding minimal image element of a traditional projection mask. The correlation of the shapes patterned on inclined surface 408 using horizontal holographic mask 404 is performed apriori using mask computing processes beyond the scope of the present disclosure.


In various embodiments, work substrate 410 may comprise a panel or wafer of a plurality of individual ones of package substrate 102; inclined surface 408 corresponds to sidewall 116. Each sidewall 116 in each package substrate 102 may be patterned using holographic lithography setup 400 as desired and based on particular needs.


In various embodiments, any of the features discussed with reference to any of FIGS. 1-4 herein may be combined with any other features to form a package with one or more IC dies as described herein. For example, in some embodiments, several ones of bridge die 110 may be present. In some embodiments, package substrate 102 may comprise more than one blind cavity 108; some blind cavities 108 may have conductive traces 118 on sidewalls 116 and other blind cavities 109 may not be have conductive traces 118 on sidewalls 116 based on particular needs. Some such combinations are described above, but, in various embodiments, further combinations and modifications are possible. Various different embodiments described in different figures may be combined suitably based on particular needs within the broad scope of the embodiments.


Example Methods


FIG. 5 is a simplified flow diagram illustrating an example method 500 of fabrication of microelectronic assembly 100 according to some embodiments of the present disclosure. The processes as described may be performed at wafer-level or panel-level as desired and based on particular needs. At 502, package substrate 102 may be provided, package substrate 102 having surface 104 and blind cavity 108 open towards surface 104. Blind cavity 108 has floor 114 and inclined sidewalls 116 at obtuse angles 202 with floor 114. At 504, trenches (e.g., shapes 406) may be patterned using holographic mask 404 such that image elements of the trenches on holographic mask 404 are transferred to surface 104, sidewalls 116 and floor 114 in a single exposure. At 506, conductive material (e.g., copper) is electroplated in the trenches to form conductive traces 118 and bond-pads 124 and 126. At 508, a semiconductor die, such as bridge die 110 may be attached in blind cavity 108. In various embodiments, bridge die 110 may have conductive pathways 120 conductively coupling plurality of IC dies 112. At 510, plurality of IC dies 112 may be attached to bridge die 110 and surface 104 of package substrate 102.


Although FIG. 5 illustrates various operations performed in a particular order, this is simply illustrative, and the operations discussed herein may be reordered and/or repeated as suitable. Further, additional processes which are not illustrated may also be performed without departing from the scope of the present disclosure. Also, various ones of the operations discussed herein with respect to FIG. 5 may be modified in accordance with the present disclosure to fabricate others of microelectronic assembly 100 disclosed herein. Although various operations are described in FIG. 5 once each, the operations may be repeated as often as desired. For example, one or more operations may be performed in parallel to manufacture and test multiple microelectronic assemblies substantially simultaneously. In another example, the operations may be performed in a different order to reflect the structure of a particular microelectronic assembly in which one or more substrates or other components as described herein may be included.


Furthermore, the operations illustrated in FIG. 5 may be combined or may include more details than described. For example, the operations may be modified suitably without departing from the scope of the disclosure for blind cavities 108 having varying inclines of sidewalls 116. Still further, the various operations described may further include other manufacturing operations related to fabrication of other components of the microelectronic assemblies described herein, or any devices that may include the microelectronic assemblies as described herein. For example, the operations not described in the figure may include various cleaning operations, additional surface planarization operations, operations for surface roughening, operations to include barrier and/or adhesion layers as desired, and/or operations for incorporating microelectronic assemblies as described herein in, or with, an IC component, a computing device, or any desired structure or device.


Example Devices and Components

The packages disclosed herein, e.g., any of the embodiments shown in FIGS. 1-5 or any further embodiments described herein, may be included in any suitable electronic component. FIGS. 6-9 illustrate various examples of packages, assemblies, and devices that may be used with or include any of the IC packages as disclosed herein.



FIG. 6 is a top view of a wafer 2000 and dies 2002 that may be included in any of microelectronic assemblies 100 disclosed herein. Wafer 2000 may be composed of semiconductor material and may include one or more dies 2002 having IC structures formed on a surface of wafer 2000. The individual dies 2002 may be a repeating unit of an IC product that includes any suitable IC. After the fabrication of the semiconductor product is complete, wafer 2000 may undergo a singulation process in which dies 2002 are separated from one another to provide discrete “chips” (e.g., example die 2004) of the IC product. Example die 2004 may be any of dies 110 and 112 disclosed herein. Die 2004 may include one or more transistors, supporting circuitry to route electrical signals to the transistors, passive components (e.g., signal traces, resistors, capacitors, or inductors), and/or any other IC components. In some embodiments, wafer 2000 or die 2004 may include a memory device (e.g., a random access memory (RAM) device, such as a static RAM (SRAM) device, a magnetic RAM (MRAM) device, a resistive RAM (RRAM) device, a conductive-bridging RAM (CBRAM) device, etc.), a logic device (e.g., an AND, OR, NAND, or NOR gate), or any other suitable circuit element. Multiple ones of these devices may be combined on a single die 2004. For example, a memory array formed by multiple memory devices may be formed on a same die 2004 as a processor unit (e.g., processing device 2402 of FIG. 9) or other logic that is configured to store information in the memory devices or execute instructions stored in the memory array as described in the other figures herein. Various ones of the microelectronic assemblies disclosed herein may be manufactured using a die-to-wafer assembly technique in which some dies are attached to wafer 2000 that include other dies and wafer 2000 is subsequently singulated.



FIG. 7 is a side, cross-sectional view of an example IC package 2200 that may include IC packages in accordance with any of the embodiments disclosed herein. In some embodiments, the IC package 2200 may be a system in package (SIP). At least some of the components described in FIG. 7 may be substantially similar to the components described in the preceding figures, for example, FIG. 1.


As shown in the figure, package substrate 2252 may be formed of an insulator (e.g., a ceramic, a buildup film, an epoxy film having filler particles therein, etc.), and may have conductive pathways extending through the insulator between first face 2272 and second face 2274, or between different locations on first face 2272, and/or between different locations on second face 2274. These conductive pathways may take the form of any of the interconnect structures comprising lines and/or vias.


Package substrate 2252 may include conductive contacts 2263 that are coupled to conductive pathway 2262 through package substrate 2252, allowing circuitry within dies 2256 and/or interposer 2257 to electrically couple to various ones of conductive contacts 2264 (or to other devices included in package substrate 2252, not shown).


IC package 2200 may include interposer 2257 coupled to package substrate 2252 via conductive contacts 2261 of interposer 2257, first-level interconnects 2265, and conductive contacts 2263 of package substrate 2252. First-level interconnects 2265 illustrated in the figure are solder bumps, but any suitable first-level interconnects 2265 may be used, such as solder bumps, solder posts, or bond wires.


IC package 2200 may include one or more dies 2256 coupled to interposer 2257 via conductive contacts 2254 of dies 2256, first-level interconnects 2258, and conductive contacts 2260 of interposer 2257. Conductive contacts 2260 may be coupled to conductive pathways (not shown) through interposer 2257, allowing circuitry within dies 2256 to electrically couple to various ones of conductive contacts 2261 (or to other devices included in interposer 2257, not shown). First-level interconnects 2258 illustrated in the figure are solder bumps, but any suitable first-level interconnects 2258 may be used, such as solder bumps, solder posts, or bond wires. As used herein, a “conductive contact” may refer to a portion of electrically conductive material (e.g., metal) serving as an interface between different components; conductive contacts may be recessed in, flush with, or extending away from a surface of a component, and may take any suitable form (e.g., a conductive pad or socket).


In some embodiments, underfill material 2266 may be disposed between package substrate 2252 and interposer 2257 around first-level interconnects 2265, and mold 2268 may be disposed around dies 2256 and interposer 2257 and in contact with package substrate 2252. In some embodiments, underfill material 2266 may be the same as mold 2268. Example materials that may be used for underfill material 2266 and mold 2268 are epoxies as suitable. Second-level interconnects 2270 may be coupled to conductive contacts 2264. Second-level interconnects 2270 illustrated in the figure are solder balls (e.g., for a ball grid array (BGA) arrangement), but any suitable second-level interconnects 2270 may be used (e.g., pins in a pin grid array arrangement or lands in a land grid array arrangement). Second-level interconnects 2270 may be used to couple IC package 2200 to another component, such as a circuit board (e.g., a motherboard), an interposer, or another IC package, as known in the art and as discussed below with reference to FIG. 8.


In various embodiments, any of dies 2256 may be microelectronic assembly 100 as described herein. In embodiments in which IC package 2200 includes multiple dies 2256, IC package 2200 may be referred to as a multi-chip package (MCP). Dies 2256 may include circuitry to perform any desired functionality. For example, besides one or more of dies 2256 being microelectronic assembly 100 as described herein, one or more of dies 2256 may be logic dies (e.g., silicon-based dies), one or more of dies 2256 may be memory dies (e.g., HBM), etc. In some embodiments, any of dies 2256 may be implemented as discussed with reference to any of the previous figures. In some embodiments, at least some of dies 2256 may not include implementations as described herein.


Although IC package 2200 illustrated in the figure is a flip-chip package, other package architectures may be used. For example, IC package 2200 may be a BGA package, such as an embedded wafer-level ball grid array (eWLB) package. In another example, IC package 2200 may be a wafer-level chip scale package (WLCSP) or a panel fan-out (FO) package. Although two dies 2256 are illustrated in IC package 2200, IC package 2200 may include any desired number of dies 2256. IC package 2200 may include additional passive components, such as surface-mount resistors, capacitors, and inductors disposed over first face 2272 or second face 2274 of package substrate 2252, or on either face of interposer 2257. More generally, IC package 2200 may include any other active or passive components known in the art.


In some embodiments, no interposer 2257 may be included in IC package 2200; instead, dies 2256 may be coupled directly to conductive contacts 2263 at first face 2272 by first-level interconnects 2265.



FIG. 8 is a cross-sectional side view of an IC device assembly 2300 that may include components having one or more microelectronic assembly 100 in accordance with any of the embodiments disclosed herein. At least some of the components described in FIG. 8 may be substantially similar to the components described in the preceding figures, for example, FIG. 1. IC device assembly 2300 includes a number of components disposed over a circuit board 2302 (which may be, e.g., a motherboard). IC device assembly 2300 includes components disposed over a first face 2340 of circuit board 2302 and an opposing second face 2342 of circuit board 2302; generally, components may be disposed over one or both faces 2340 and 2342. In particular, any suitable ones of the components of IC device assembly 2300 may include any of the one or more microelectronic assembly 100 in accordance with any of the embodiments disclosed herein; e.g., any of the IC packages discussed below with reference to IC device assembly 2300 may take the form of any of the embodiments of IC package 2200 discussed above with reference to FIG. 7.


In some embodiments, circuit board 2302 may be a PCB including multiple metal layers separated from one another by layers of insulator and interconnected by electrically conductive vias. Any one or more of the metal layers may be formed in a desired circuit pattern to route electrical signals (optionally in conjunction with other metal layers) between the components coupled to circuit board 2302. In other embodiments, circuit board 2302 may be a non-PCB package substrate.


As illustrated in the figure, in some embodiments, IC device assembly 2300 may include a package-on-interposer structure 2336 coupled to first face 2340 of circuit board 2302 by coupling components 2316. Coupling components 2316 may electrically and mechanically couple package-on-interposer structure 2336 to circuit board 2302, and may include solder balls (as shown), male and female portions of a socket, an adhesive, an underfill material, and/or any other suitable electrical and/or mechanical coupling structure.


Package-on-interposer structure 2336 may include IC package 2320 coupled to interposer 2304 by coupling components 2318. Coupling components 2318 may take any suitable form depending on desired functionalities, such as the forms discussed above with reference to coupling components 2316. In some embodiments, IC package 2320 may be or include IC package 2200, e.g., as described above with reference to FIG. 5. In some embodiments, IC package 2320 may include at least one microelectronic assembly 100 as described herein. Microelectronic assembly 100 is not specifically shown in the figure in order to not clutter the drawing.


Although a single IC package 2320 is shown in the figure, multiple IC packages may be coupled to interposer 2304; indeed, additional interposers may be coupled to interposer 2304. Interposer 2304 may provide an intervening package substrate used to bridge circuit board 2302 and IC package 2320. Generally, interposer 2304 may redistribute a connection to a wider pitch or reroute a connection to a different connection. For example, interposer 2304 may couple IC package 2320 to a BGA of coupling components 2316 for coupling to circuit board 2302.


In the embodiment illustrated in the figure, IC package 2320 and circuit board 2302 are attached to opposing sides of interposer 2304. In other embodiments, IC package 2320 and circuit board 2302 may be attached to a same side of interposer 2304. In some embodiments, three or more components may be interconnected by way of interposer 2304.


Interposer 2304 may be formed of an epoxy resin, a fiberglass-reinforced epoxy resin, a ceramic material, or a polymer material such as polyimide. In some implementations, interposer 2304 may be formed of alternate rigid or flexible materials that may include the same materials described above for use in a semiconductor substrate, such as silicon, germanium, and other group III-V and group IV materials. Interposer 2304 may include metal interconnects 2308 and vias 2310, including but not limited to TSVs 2306. Interposer 2304 may further include embedded devices 2314, including both passive and active devices. Such devices may include, but are not limited to, capacitors, decoupling capacitors, resistors, inductors, fuses, diodes, transformers, sensors, ESD devices, and memory devices. More complex devices such as radio frequency (RF) devices, power amplifiers, power management devices, antennas, arrays, sensors, and microelectromechanical systems (MEMS) devices may also be formed on interposer 2304. Package-on-interposer structure 2336 may take the form of any of the package-on-interposer structures known in the art.


In some embodiments, IC device assembly 2300 may include an IC package 2324 coupled to first face 2340 of circuit board 2302 by coupling components 2322. Coupling components 2322 may take the form of any of the embodiments discussed above with reference to coupling components 2316, and IC package 2324 may take the form of any of the embodiments discussed above with reference to IC package 2320.


In some embodiments, IC device assembly 2300 may include a package-on-package structure 2334 coupled to second face 2342 of circuit board 2302 by coupling components 2328. Package-on-package structure 2334 may include an IC package 2326 and an IC package 2332 coupled together by coupling components 2330 such that IC package 2326 is disposed between circuit board 2302 and IC package 2332. Coupling components 2328 and 2330 may take the form of any of the embodiments of coupling components 2316 discussed above, and IC packages 2326 and/or 2332 may take the form of any of the embodiments of IC package 2320 discussed above. Package-on-package structure 2334 may be configured in accordance with any of the package-on-package structures known in the art.



FIG. 8 is a block diagram of an example computing device 2400 that may include one or more components having one or more IC packages in accordance with any of the embodiments disclosed herein. For example, any suitable ones of the components of computing device 2400 may include a microelectronic assembly (e.g., 100) in accordance with any of the embodiments disclosed herein. In another example, any one or more of the components of computing device 2400 may include any embodiments of IC package 2200 (e.g., as shown in FIG. 6). In yet another example, any one or more of the components of computing device 2400 may include an IC device assembly 2300 (e.g., as shown in FIG. 7).


A number of components are illustrated in the figure as included in computing device 2400, but any one or more of these components may be omitted or duplicated, as suitable for the application. In some embodiments, some or all of the components included in computing device 2400 may be attached to one or more motherboards. In some embodiments, some or all of these components are fabricated onto a single SOC die.


Additionally, in various embodiments, computing device 2400 may not include one or more of the components illustrated in the figure, but computing device 2400 may include interface circuitry for coupling to the one or more components. For example, computing device 2400 may not include a display device 2406, but may include display device interface circuitry (e.g., a connector and driver circuitry) to which display device 2406 may be coupled. In another set of examples, computing device 2400 may not include an audio input device 2418 or an audio output device 2408, but may include audio input or output device interface circuitry (e.g., connectors and supporting circuitry) to which audio input device 2418 or audio output device 2408 may be coupled.


Computing device 2400 may include a processing device 2402 (e.g., one or more processing devices). As used herein, the term “processing device” or “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory. Processing device 2402 may include one or more DSPs, ASICs, CPUs, GPUs, cryptoprocessors (specialized processors that execute cryptographic algorithms within hardware), server processors, or any other suitable processing devices. Computing device 2400 may include a memory 2404, which may itself include one or more memory devices such as volatile memory (e.g., dynamic RAM (DRAM)), nonvolatile memory (e.g., read-only memory (ROM)), flash memory, solid-state memory, and/or a hard drive. In some embodiments, memory 2404 may include memory that shares a die with processing device 2402. This memory may be used as cache memory and may include embedded dynamic RAM (eDRAM) or spin transfer torque magnetic RAM (STT-MRAM).


In some embodiments, computing device 2400 may include a communication chip 2412 (e.g., one or more communication chips). For example, communication chip 2412 may be configured for managing wireless communications for the transfer of data to and from computing device 2400. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a nonsolid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not.


Communication chip 2412 may implement any of a number of wireless standards or protocols, including but not limited to Institute for Electrical and Electronic Engineers (IEEE) standards including Wi-Fi (IEEE 802.11 family), IEEE 802.16 standards (e.g., IEEE 802.16-2005 Amendment), LTE project along with any amendments, updates, and/or revisions (e.g., advanced LTE project, ultramobile broadband (UMB) project (also referred to as “3GPP2”), etc.). IEEE 802.16 compatible Broadband Wireless Access (BWA) networks are generally referred to as WiMAX networks, an acronym that stands for Worldwide Interoperability for Microwave Access, which is a certification mark for products that pass conformity and interoperability tests for the IEEE 802.16 standards. The communication chip 2412 may operate in accordance with a Global System for Mobile Communication (GSM), General Packet Radio Service (GPRS), Universal Mobile Telecommunications System (UMTS), High-Speed Packet Access (HSPA), Evolved HSPA (E-HSPA), or LTE network. The communication chip 2412 may operate in accordance with Enhanced Data for GSM Evolution (EDGE), GSM EDGE Radio Access Network (GERAN), Universal Terrestrial Radio Access Network (UTRAN), or Evolved UTRAN (E-UTRAN). Communication chip 2412 may operate in accordance with Code Division Multiple Access (CDMA), Time Division Multiple Access (TDMA), Digital Enhanced Cordless Telecommunications (DECT), Evolution-Data Optimized (EV-DO), and derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. Communication chip 2412 may operate in accordance with other wireless protocols in other embodiments. Computing device 2400 may include an antenna 2422 to facilitate wireless communications and/or to receive other wireless communications (such as AM or FM radio transmissions).


In some embodiments, communication chip 2412 may manage wired communications, such as electrical, optical, or any other suitable communication protocols (e.g., the Ethernet). As noted above, communication chip 2412 may include multiple communication chips. For instance, a first communication chip 2412 may be dedicated to shorter-range wireless communications such as Wi-Fi or Bluetooth, and a second communication chip 2412 may be dedicated to longer-range wireless communications such as global positioning system (GPS), EDGE, GPRS, CDMA, WiMAX, LTE, EV-DO, or others. In some embodiments, a first communication chip 2412 may be dedicated to wireless communications, and a second communication chip 2412 may be dedicated to wired communications.


Computing device 2400 may include battery/power circuitry 2414. Battery/power circuitry 2414 may include one or more energy storage devices (e.g., batteries or capacitors) and/or circuitry for coupling components of computing device 2400 to an energy source separate from computing device 2400 (e.g., AC line power).


Computing device 2400 may include a display device 2406 (or corresponding interface circuitry, as discussed above). Display device 2406 may include any visual indicators, such as a heads-up display, a computer monitor, a projector, a touchscreen display, a liquid crystal display (LCD), a light-emitting diode display, or a flat panel display, for example.


Computing device 2400 may include audio output device 2408 (or corresponding interface circuitry, as discussed above). Audio output device 2408 may include any device that generates an audible indicator, such as speakers, headsets, or earbuds, for example.


Computing device 2400 may include audio input device 2418 (or corresponding interface circuitry, as discussed above). Audio input device 2418 may include any device that generates a signal representative of a sound, such as microphones, microphone arrays, or digital instruments (e.g., instruments having a musical instrument digital interface (MIDI) output).


Computing device 2400 may include a GPS device 2416 (or corresponding interface circuitry, as discussed above). GPS device 2416 may be in communication with a satellite-based system and may receive a location of computing device 2400, as known in the art.


Computing device 2400 may include other output device 2410 (or corresponding interface circuitry, as discussed above). Examples of other output device 2410 may include an audio codec, a video codec, a printer, a wired or wireless transmitter for providing information to other devices, or an additional storage device.


Computing device 2400 may include other input device 2420 (or corresponding interface circuitry, as discussed above). Examples of other input device 2420 may include an accelerometer, a gyroscope, a compass, an image capture device, a keyboard, a cursor control device such as a mouse, a stylus, a touchpad, a bar code reader, a Quick Response (QR) code reader, any sensor, or a radio frequency identification (RFID) reader.


Computing device 2400 may have any desired form factor, such as a handheld or mobile computing device (e.g., a cell phone, a smart phone, a mobile internet device, a music player, a tablet computer, a laptop computer, a netbook computer, an ultrabook computer, a personal digital assistant (PDA), an ultramobile personal computer, etc.), a desktop computing device, a server or other networked computing component, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a vehicle control unit, a digital camera, a digital video recorder, or a wearable computing device. In some embodiments, computing device 2400 may be any other electronic device that processes data.


SELECT EXAMPLES

Example 1 provides a microelectronic assembly, including a package substrate having a blind cavity between a first surface and a second opposing surface; a bridge die in the blind cavity, the blind cavity being open towards the first surface; and a plurality of integrated circuit (IC) dies coupled to the first surface and to the bridge die, in which: the blind cavity has a floor and a plurality of sidewalls, at least one sidewall is at an obtuse angle to the floor, and the at least one sidewall is patterned with conductive traces.


Example 2 provides the microelectronic assembly of example 1, in which the bridge die includes conductive pathways conductively coupling the plurality of IC dies; and through-silicon vias (TSVs) conductively coupled to the plurality of IC dies and to the package substrate.


Example 3 provides the microelectronic assembly of example 1 or 2, in which: the first surface of the package substrate has first bond-pads to couple to the plurality of IC dies, and the floor of the blind cavity has second bond-pads to couple to the bridge die.


Example 4 provides the microelectronic assembly of example 3, in which: the plurality of IC dies is coupled to the first bond-pads with first interconnects, the bridge die is coupled to the second bond-pads with second interconnects, and the plurality of IC dies is coupled to the bridge die with third interconnects.


Example 5 provides the microelectronic assembly of example 4, in which the first interconnects and the second interconnects are larger than a subset of the third interconnects.


Example 6 provides the microelectronic assembly of example 5, in which another subset of the third interconnects is similarly sized as the second interconnects.


Example 7 provides the microelectronic assembly of any one of examples 3-6, in which at least one conductive trace on the at least one sidewall is conductively coupled to at least one of (i) the first bond-pads and (ii) the second bond-pads.


Example 8 provides the microelectronic assembly of any one of examples 1-7, in which the first surface of the package substrate and the floor of the blind cavity are patterned with conductive traces conductively coupled to the conductive traces on the at least one sidewall.


Example 9 provides the microelectronic assembly of example 8, in which: the floor of the blind cavity has bond-pads to couple to TSVs in the bridge die, and at least a few conductive traces on the floor of the blind cavity are between or around the bond-pads.


Example 10 provides the microelectronic assembly of any one of examples 1-9, in which: conductive traces are routed on the package substrate directly under the plurality of IC dies along the sidewalls of the blind cavity, and conductive traces are routed on the package substrate under the bridge die along the floor of the blind cavity.


Example 11 provides the microelectronic assembly of any one of examples 1-10, in which the package substrate includes built up layers of an organic dielectric material between the first surface and the second surface.


Example 12 provides a package substrate, including a blind cavity between a first surface of the package substrate and an opposite second surface of the package substrate, the blind cavity having a floor and a plurality of sidewalls; a plurality of layers of dielectric material around the blind cavity; conductive traces on the first surface, the second surface, the floor of the blind cavity, the sidewalls of the blind cavity and between the layers of dielectric material; first bond-pads on the first surface; and second bond-pads on the floor of the blind cavity.


Example 13 provides the package substrate of example 12, in which the sidewalls of the blind cavity are at obtuse angles to the floor of the blind cavity.


Example 14 provides the package substrate of example 13, in which the obtuse angles are greater than 90 degrees and less than 155 degrees.


Example 15 provides the package substrate of any one of examples 12-14, in which the first bond-pads have similar size and pitch as the second bond-pads.


Example 16 provides the package substrate of any one of examples 12-15, in which: a first conductive trace on the sidewalls of the blind cavity is coupled to a power delivery circuit, a second conductive trace on the sidewalls of the blind cavity is not coupled to the power delivery circuit, and the first conductive trace is larger than the second conductive trace.


Example 17 provides the package substrate of example 16, in which at least one of the second bond-pads is in direct contact with the first conductive trace.


Example 18 provides a package substrate, including a dielectric material with a first surface and an opposing second surface; conductive first bond-pads on the first surface, the first bond-pads to conductively couple to IC dies on the first surface; a blind cavity in the dielectric material, the blind cavity having an opening towards the first surface, a floor between the opening and the second surface, and at least one sidewall at an obtuse angle to the floor; conductive second bond-pads on the floor of the blind cavity; conductive traces on the at least one sidewall; and a semiconductor die in the blind cavity, the semiconductor die including a third surface having conductive third bond-pads, the third bond-pads to conductively couple to IC dies on the first surface; a fourth surface opposite to the third surface, the fourth surface having fourth bond-pads to conductive couple to the second bond-pads on the floor of the blind cavity; and conductive TSVs through the semiconductor die conductively coupling the third bond-pads and the fourth bond-pads.


Example 19 provides the package substrate of example 18, in which: at least one conductive TSV is conductively coupled to a power delivery circuit, and at least one conductive trace on the at least one sidewall is conductively coupled to the power delivery circuit.


Example 20 provides the package substrate of example 19, in which the at least one conductive TSV is conductively coupled to one of the IC dies.


Example 21 provides the package substrate of any one of examples 18-20, in which the semiconductor die has conductive pathways to conductively couple the IC dies on the first surface.


Example 22 provides the package substrate of any one of examples 18-21, in which the dielectric material includes an organic dielectric.


Example 23 provides a method, including providing a package substrate having a surface and a blind cavity open towards the surface, the blind cavity having a floor and inclined sidewalls at obtuse angles with the floor; patterning trenches using a holographic mask such that image elements of the trenches on the holographic mask are transferred to the surface, the sidewalls of the blind cavity, and the floor of the blind cavity in a single exposure; and electroplating conductive material in the trenches to form conductive traces and bond pads.


Example 24 provides the method of example 23, further including attaching a semiconductor die in the blind cavity, the semiconductor die having conductive pathways to conductively couple a plurality of IC dies.


Example 25 provides the method of example 24, further including attaching the plurality of IC dies to the surface of the package substrate.


The above description of illustrated implementations of the disclosure, including what is described in the abstract, is not intended to be exhaustive or to limit the disclosure to the precise forms disclosed. While specific implementations of, and examples for, the disclosure are described herein for illustrative purposes, various equivalent modifications are possible within the scope of the disclosure, as those skilled in the relevant art will recognize.

Claims
  • 1. A microelectronic assembly, comprising: a package substrate having a blind cavity between a first surface and a second opposing surface;a bridge die in the blind cavity, the blind cavity being open towards the first surface; anda plurality of integrated circuit (IC) dies coupled to the first surface and to the bridge die, wherein:the blind cavity has a floor and a plurality of sidewalls,at least one sidewall is at an obtuse angle to the floor, andthe at least one sidewall is patterned with conductive traces.
  • 2. The microelectronic assembly of claim 1, wherein the bridge die comprises: conductive pathways conductively coupling the plurality of IC dies; andthrough-silicon vias (TSVs) conductively coupled to the plurality of IC dies and to the package substrate.
  • 3. The microelectronic assembly of claim 1, wherein: the first surface of the package substrate has first bond-pads to couple to the plurality of IC dies, andthe floor of the blind cavity has second bond-pads to couple to the bridge die.
  • 4. The microelectronic assembly of claim 3, wherein: the plurality of IC dies is coupled to the first bond-pads with first interconnects,the bridge die is coupled to the second bond-pads with second interconnects, andthe plurality of IC dies is coupled to the bridge die with third interconnects.
  • 5. The microelectronic assembly of claim 4, wherein: the first interconnects and the second interconnects are larger than a subset of the third interconnects.
  • 6. The microelectronic assembly of claim 5, wherein another subset of the third interconnects is similarly sized as the second interconnects.
  • 7. The microelectronic assembly of claim 3, wherein at least one conductive trace on the at least one sidewall is conductively coupled to at least one of (i) the first bond-pads and (ii) the second bond-pads.
  • 8. The microelectronic assembly of claim 1, wherein the first surface of the package substrate and the floor of the blind cavity are patterned with conductive traces conductively coupled to the conductive traces on the at least one sidewall.
  • 9. The microelectronic assembly of claim 8, wherein: the floor of the blind cavity has bond-pads to couple to TSVs in the bridge die, andat least a few conductive traces on the floor of the blind cavity are between or around the bond-pads.
  • 10. The microelectronic assembly of claim 1, wherein: conductive traces are routed on the package substrate directly under the plurality of IC dies along the sidewalls of the blind cavity, andconductive traces are routed on the package substrate under the bridge die along the floor of the blind cavity.
  • 11. A package substrate, comprising: a blind cavity between a first surface of the package substrate and an opposite second surface of the package substrate, the blind cavity having a floor and a plurality of sidewalls;a plurality of layers of dielectric material around the blind cavity;conductive traces on the first surface, the second surface, the floor of the blind cavity, the sidewalls of the blind cavity and between the layers of dielectric material;first bond-pads on the first surface; andsecond bond-pads on the floor of the blind cavity.
  • 12. The package substrate of claim 11, wherein the sidewalls of the blind cavity are at obtuse angles to the floor of the blind cavity.
  • 13. The package substrate of claim 11, wherein the first bond-pads have similar size and pitch as the second bond-pads.
  • 14. The package substrate of claim 11, wherein: a first conductive trace on the sidewalls of the blind cavity is coupled to a power delivery circuit,a second conductive trace on the sidewalls of the blind cavity is not coupled to the power delivery circuit, andthe first conductive trace is larger than the second conductive trace.
  • 15. The package substrate of claim 14, wherein at least one of the second bond-pads is in direct contact with the first conductive trace.
  • 16. A package substrate, comprising: a dielectric material with a first surface and an opposing second surface;conductive first bond-pads on the first surface, the first bond-pads to conductively couple to IC dies on the first surface;a blind cavity in the dielectric material, the blind cavity having an opening towards the first surface, a floor between the opening and the second surface, and at least one sidewall at an obtuse angle to the floor;conductive second bond-pads on the floor of the blind cavity;conductive traces on the at least one sidewall; anda semiconductor die in the blind cavity, the semiconductor die comprising:a third surface having conductive third bond-pads, the third bond-pads to conductively couple to IC dies on the first surface;a fourth surface opposite to the third surface, the fourth surface having fourth bond-pads to conductive couple to the second bond-pads on the floor of the blind cavity; andconductive TSVs through the semiconductor die conductively coupling the third bond-pads and the fourth bond-pads.
  • 17. The package substrate of claim 16, wherein: at least one conductive TSV is conductively coupled to a power delivery circuit, andat least one conductive trace on the at least one sidewall is conductively coupled to the power delivery circuit.
  • 18. The package substrate of claim 17, wherein the at least one conductive TSV is conductively coupled to one of the IC dies.
  • 19. The package substrate of claim 16, wherein the semiconductor die has conductive pathways to conductively couple the IC dies on the first surface.
  • 20. The package substrate of claim 16, wherein the dielectric material comprises an organic dielectric.