Flat “no-leads’ or “leadless” semiconductor die packages electrically and physically couple integrated circuit dies (or “dice”) to printed circuit boards (“PCB”) with flat leads and without through holes extending through a printed circuit board (PCB). Although these semiconductor die packages are referred to as “no-leads” or “leadless” packages, the term “leads” in the present disclosure is used to refer to the flat contact pads present on flat no-leads packages. These semiconductor die packages have no “leads” in the sense that there are no leads that extend past or beyond the outer periphery of the package. Flat no-leads packages may be classified as quad flat no-leads (“QFN”) packages, having leads on all four sides of the package, and dual flat no-leads (“DFN”) packages, having leads on two opposing sides. Within these semiconductor die packages, one or more integrated circuit dies is encapsulated within a non-conductive molding material. An electrically conductive lead frame, typically made of a metal like copper, is electrically coupled to internal components of the semiconductor die package and exposes leads externally that can be electrically coupled to a PCB. Improvements to flat no-leads packages are constantly being made.
Leadless semiconductor die packages have several advantages over packages having leads extending beyond a perimeter of the package. Such semiconductor die packages may have a low profile as compared to other types of semiconductor die packages. Such semiconductor die packages may take up less space and thereby have a smaller “footprint” on a printed circuit board than conventional packages having leads extending beyond the perimeter of the semiconductor die packages. Such leadless semiconductor die packages may also have better thermal performance as compared to packages having leads extending beyond the perimeter of the package.
An issue within the relevant industry as it concerns QFN and DFN packages relates to the inspection of the solder connections to the leads of the packages. In order to ensure proper solder connections to QFN and DFN packages, it is necessary to inspect the connections. These inspections can be performed by x-ray, for example, or by automated optical inspection (AOI). Automated optical inspection (AOI) systems are used to inspect, for example, semiconductor devices and printed circuit boards (PCBs), for defects. QFN and DFN packages can allow for AOI, which is less costly than x-ray inspections, if the leads are oriented in such a manner that the portions of the sides or “flanks” of the leads are wettable by solder, such as by having solder wick up the sides or sidewalls of the exposed leads.
Conventional lead wettable devices may be formed by processes which require one or more cuts prior to plating one or more surfaces to create wettable flanks. Such cuts may require additional equipment or may require a greater number of steps to create the wettable flanks.
There is therefore the need for an efficient method of manufacturing a semiconductor die packages having wettable flanks.
In an aspect of the present invention, a method for fabricating lead wettable surfaces is disclosed. The method may include providing a lead frame including a plurality of lead sets, each lead set including a die lead and bond lead having a die surface and a plating surface, vias between adjacent lead sets in a first direction, and an integrated circuit die arranged on the die surface of each die lead. The method may further include applying a mold chase to the plating surface of each of the die leads and the bond leads, the mold chase contacting the plurality of lead sets, the mold chase including mold chase extensions extending into the vias between each adjacent lead set in the first direction, each mold chase extension having a peak surface. The method may further include partially embedding the lead frame assembly in a mold encapsulation such that portions of the mold encapsulation contact the peak surface of each of the mold chase extensions. The method may further include removing the mold chase to expose the vias, each via comprising a first lead sidewall of the die lead of each lead set and the second lead sidewall of the bond lead of each lead set and plating the plating surface of each of the die leads and the bond leads and plating the first lead sidewall and the second lead sidewall with an electrical plating.
In an aspect of the present invention, a device is disclosed that includes a lead frame including a plurality of lead sets, each lead set including a die lead and bond lead having a die surface and a plating surface, vias between adjacent lead sets in a first direction, and an integrated circuit die arranged on the die surface of each die lead. The device also includes a mold chase on the plating surface of each of the die leads and the bond leads, the mold chase contacting the plurality of lead sets, the mold chase including mold chase extensions extending into the vias between each adjacent lead set in the first direction, each mold chase extension having a peak surface and a mold encapsulation comprising portions of the mold encapsulation that contact the peak surface of each of the mold chase extensions.
A more detailed understanding can be had from the following description, given by way of example in conjunction with the accompanying drawings wherein:
Certain terminology is used in the following description for convenience only and is not limiting. The words “right,” “left,” “top,” and “bottom” designate directions in the drawings to which reference is made. However, it will be understood that such orientation-based terms are for reference only and that the embodiments may be implemented in different directions such that such terms may be applied as adjusted based on such respective different directions. The words “a” and “one,” as used in the claims and in the corresponding portions of the specification, are defined as including one or more of the referenced item unless specifically stated otherwise. This terminology includes the words above specifically mentioned, derivatives thereof, and words of similar import. The phrase “at least one” followed by a list of two or more items, such as “A, B, or C,” means any individual one of A, B or C as well as any combination thereof.
The description provided herein is to enable those skilled in the art to make and use the described embodiments set forth. Various modifications, equivalents, variations, combinations, and alternatives, however, will remain readily apparent to those skilled in the art. Any and all such modifications, variations, equivalents, combinations, and alternatives are intended to fall within the spirit and scope of the present invention defined by claims.
Techniques are disclosed herein for forming bottom and sidewall wettable flanks on semiconductor die packages, and, preferably, DFN and/or QFN semiconductor die packages. The techniques include a package assembly having multiple non-singulated semiconductor die packages. The package assembly includes a lead frame having dies and other internal package components (e.g., wire bonds) coupled thereto. The dies and other components form different regions of non-singulated semiconductor die packages, as further disclosed herein. The lead frame provides a continuous electrical connection between one end of the package assembly and the other, and between the various exposed leads and die paddles of the semiconductor die packages. Elements such as wire bonds or tie bars may assist with forming the electrical connection. This electrical connection may be used for current flow during electroplating, which may be a step that occurs in the process for forming bottom and sidewall wettable flanks on DFN and/or QFN packages.
The package assembly 200 is shown with a top surface 201 and a bottom surface 202, as indicated in
At step 10, one or more of the integrated circuit dies 20, which are referred to herein as “dies”, for simplicity, may be deposited on the die leads 22a of the lead sets 22 of the lead frame 25. The lead frame assembly may include multiple lead sets 22 integrated into a single part or unit. A plurality of semiconductor die packages may be formed in an array of die packages in the package assembly 200, which are then cut (e.g., singulated) into individual semiconductor die packages, as further disclosed herein. Each semiconductor die package may include a lead set 22 including a die lead 22a and a bond lead 22b, a die 20 on the die lead 22a, the die 20 bonded to the bond lead 22b via a wire 21 that connects the die 20 to the bond lead 22b. A mold encapsulation 32, as shown in
At step 11, other components, such as wires 21, conductive clips (elements within the semiconductor die package that couple the die(s) to one or more leads), or other elements are deposited to form a plurality of semiconductor die packages. Notably, at step 11, each of a plurality of die 20 may be bonded to each corresponding bond lead 22b via a wire 21 that connects the die 20 to the bond lead 22b, as shown in
At step 12 of process 100 of
As shown in
According to an embodiment, the mold chase 31 may be pre-shaped to include mold shape extensions 31a prior to the mold chase 31 being applied to the bottom surface 201 of the package assembly 200. The mold chase 31 may be shaped to include the mold chase extensions 31a through any applicable process such as lithography, etching, annealing, or the like. According to this embodiment, the location of the mold shape extensions 31a may be pre-aligned with the vias 23 of the lead frame 25. According to another embodiment, the mold chase 31 may be applied to the bottom surface 201 of the package assembly 200 and the mold chase extensions 31a may be molded into the vias 23 such that they extend into the vias 23 up to a peak surface 31b of the mold chase extensions 31a, as shown in
As shown in
Portions of mold encapsulation 32 are shown in
The mold encapsulation 32 may provide a physical and electrical barrier for the components of the package assembly 200. The mold encapsulation 32 may be a silica-filled resin, a ceramic, a halide-free material, or other protective encapsulation material, or a combination thereof. The mold encapsulation 32 may be formed by molding thermosetting materials in a process where a plastic is softened by heat and pressure in a transfer chamber, then forced at high pressure through suitable sprues, runners, and gates into a closed mold for final curing. The mold encapsulation 32 may also be formed by using a liquid which may be heated to form a solid by curing in a UV or ambient atmosphere, or by using a solid that is heated to form a liquid and then cooled to form a solid mold.
According to an embodiment, as shown in
At step 13 of the process 100 of
At step 14 of the process 100 of
The electrical plating 50 and electrical plating 51 may be the same or may include two different electrical plating materials. The electrical plating 50 and electrical plating 51 may be applied at the same time or in two different steps. The electrical plating 50 and electrical plating 51 may be applied by an electroplating process, at step 14 of the process 100 of
At step 15 of the process 100 of
At step 16 of the process 100 of
As shown in the bottom view of
The first and second series of parallel cuts 71a and 71b may be made up to a depth that does not extend fully through the connecting film 60, to allow the semiconductor die packages 80 to remain as a single package assembly 200 during the singulation process at step 16. Notably, the connecting film 60 may have properties (e.g., strength, rigidity, elasticity, etc.) that enable the connecting film 60 to maintain the plurality of semiconductor die packages 80 of the package assembly 200, that are separated by the channels 70, to remain as part of a single unit connected by the connecting film 60. For example, the connecting film 60 may enable the semiconductor die packages 80 of the package assembly 200 plus the plurality of channels 70 to have a width, in an X direction, that is substantially equal to the width of the package assembly 200 before the singulation at step 16 (e.g., the width of the package assembly 200 prior to step 16, as shown in
Alternatively, according to an embodiment, at step 16, instead of taping the top surface 201 of the package assembly 200 with connecting tape 60, the connecting tape 60 may be applied to the bottom surface 202 of the package assembly 200 (not shown). For example, the singulation process at step 16 may include making one or more of the cuts 71 (e.g., 71a and/or 71b) from the top major surface 32a of the mold encapsulation 32 while the connecting tape 60 is applied to the bottom surface 202. According to this embodiment, cuts 71a may extend in an X direction, and start from the top major surface 32a of the mold encapsulation 32 and extend down through the mold encapsulation to a bottom major surface 32b of the mold encapsulation 32. According to an embodiment, the cuts 71a may also cut through a portion of the lead frame 25 (e.g., if the lead connectors 28 are part of the lead frame 25). Cuts 71b may be made between adjacent lead sets 22 and may extend in the Y direction and be made through the vias 23 starting at the top major surface 32a of the mold encapsulation 32 and extend down through the mold encapsulation 32 to a bottom surface of the mold encapsulation 32 that corresponds to the peak surfaces 31b of removed mold chase extensions 31a, to create one or more channels 70. The channels 70 may each include the sidewalls 55 and 56 plated with electrical plating 51, on each side of each of a portion of the channels 70. According to embodiments, a portion of the channels 70 that does not correspond to the vias 23 is smaller than the vias 23 (e.g., the walls of the channels 70 have a width that is less than the distance between sidewall 55 to sidewall 56).
At step 17 of the process 100 of
Although a specific number and configuration of leads in lead sets (e.g., die leads 22a and bond leads 22b in lead sets 22) is shown and/or described herein, the techniques of the present disclosure are applicable to assembly packages having any configuration of leads and/or dies. Additionally, it is understood by one in the art that the same or similar techniques may be applied to provide QFN packages with wettable flanks as DFN packages with wettable flanks.
Notably, the process 100 of
It will be appreciated that the foregoing is presented by way of illustration only and not by way of any limitation. It is contemplated that various alternatives and modifications may be made to the described embodiments without departing from the spirit and scope of the invention. Having thus described the present invention in detail, it is to be appreciated and will be apparent to those skilled in the art that many physical changes, only a few of which are exemplified in the detailed description of the invention, could be made without altering the inventive concepts and principles embodied therein. It is also to be appreciated that numerous embodiments incorporating only part of the preferred embodiment are possible which do not alter, with respect to those parts, the inventive concepts and principles embodied therein. The present embodiment and optional configurations are therefore to be considered in all respects as exemplary and/or illustrative and not restrictive, the scope of the invention being indicated by the appended claims rather than by the foregoing description, and all alternate embodiments and changes to this embodiment which come within the meaning and range of equivalency of said claims are therefore to be embraced therein.
Number | Date | Country | Kind |
---|---|---|---|
201911348978.6 | Dec 2019 | CN | national |
This application is a division of U.S. patent application Ser. No. 17/059,084, filed on Nov. 25, 2020, which is a 371 U.S. National Phase of International Application No. PCT/US2020/017135, filed on Feb. 7, 2020, which claims priority to Chinese Patent Application No. 201911348978.6, filed Dec. 24, 2019, all of which are incorporated by reference as if fully set forth.
Number | Name | Date | Kind |
---|---|---|---|
5801432 | Rostoker et al. | Sep 1998 | A |
5976912 | Fukutomi et al. | Nov 1999 | A |
6001671 | Fjelstad | Dec 1999 | A |
6219908 | Farnworth et al. | Apr 2001 | B1 |
6238952 | Lin | May 2001 | B1 |
6400004 | Fan et al. | Jun 2002 | B1 |
6489218 | Kim et al. | Dec 2002 | B1 |
6498099 | McLellan et al. | Dec 2002 | B1 |
6608366 | Fogelson et al. | Aug 2003 | B1 |
6774659 | Chiang | Aug 2004 | B1 |
6872599 | Li et al. | Mar 2005 | B1 |
6888231 | Maeda | May 2005 | B2 |
6987034 | Chiang | Jan 2006 | B1 |
7087461 | Park et al. | Aug 2006 | B2 |
7087462 | Park et al. | Aug 2006 | B1 |
7119421 | Rohrmoser et al. | Oct 2006 | B2 |
7183630 | Fogelson et al. | Feb 2007 | B1 |
7459347 | Shimanuki et al. | Dec 2008 | B2 |
7576415 | Cha et al. | Aug 2009 | B2 |
7645635 | Wood et al. | Jan 2010 | B2 |
7816186 | San Antonio et al. | Oct 2010 | B2 |
7943431 | San Antonio et al. | May 2011 | B2 |
8017447 | Olsen | Sep 2011 | B1 |
8053872 | Swan et al. | Nov 2011 | B1 |
8071427 | Celaya et al. | Dec 2011 | B2 |
8076181 | Pruitt et al. | Dec 2011 | B1 |
8093097 | Lange et al. | Jan 2012 | B2 |
8159826 | Dijkstra et al. | Apr 2012 | B2 |
8237250 | Chang et al. | Aug 2012 | B2 |
8329509 | Gong et al. | Dec 2012 | B2 |
8395399 | Rousseville et al. | Mar 2013 | B2 |
8436460 | Gamboa et al. | May 2013 | B1 |
8437141 | Rogy et al. | May 2013 | B2 |
8535982 | Abdo et al. | Sep 2013 | B1 |
8541786 | Boomen et al. | Sep 2013 | B2 |
8642461 | Huening | Feb 2014 | B2 |
8685795 | Wang | Apr 2014 | B2 |
8728929 | Van Kempen et al. | May 2014 | B2 |
8809121 | Li et al. | Aug 2014 | B2 |
8968510 | Rogy et al. | Mar 2015 | B2 |
8969136 | Pagaila | Mar 2015 | B2 |
9006034 | Sirinorakul | Apr 2015 | B1 |
9012268 | Jaurigue et al. | Apr 2015 | B2 |
9018537 | Karrer | Apr 2015 | B2 |
9070669 | Daniels et al. | Jun 2015 | B2 |
9099486 | Merz et al. | Aug 2015 | B2 |
9153529 | Van Kempen et al. | Oct 2015 | B2 |
9206794 | Gridelet | Dec 2015 | B2 |
9281284 | Yap et al. | Mar 2016 | B2 |
9287200 | Higgins, III | Mar 2016 | B2 |
9324637 | Bai et al. | Apr 2016 | B1 |
9379071 | Kamphuis et al. | Jun 2016 | B2 |
9391007 | Yeung et al. | Jul 2016 | B1 |
9418919 | Groenhuis et al. | Aug 2016 | B2 |
9425130 | Leung et al. | Aug 2016 | B2 |
9443791 | Leung et al. | Sep 2016 | B2 |
9461009 | Higgins, III et al. | Oct 2016 | B1 |
9466585 | Kamphuis et al. | Oct 2016 | B1 |
9472528 | Yap | Oct 2016 | B2 |
9538659 | Viswanathan et al. | Jan 2017 | B2 |
9606079 | Merz | Mar 2017 | B2 |
9607918 | Gong et al. | Mar 2017 | B2 |
9640463 | Lam et al. | May 2017 | B2 |
9673150 | Gong et al. | Jun 2017 | B2 |
9741692 | Karhade et al. | Aug 2017 | B2 |
9779349 | Rogy et al. | Oct 2017 | B2 |
9847283 | Ke et al. | Dec 2017 | B1 |
9935079 | Foong et al. | Apr 2018 | B1 |
9966326 | Mustanir et al. | May 2018 | B2 |
9974174 | Wenzel et al. | May 2018 | B1 |
10079198 | Cadag et al. | Sep 2018 | B1 |
10083866 | Bin Mohd Arshad et al. | Sep 2018 | B2 |
10410941 | Leung et al. | Sep 2019 | B2 |
11450534 | Jin et al. | Sep 2022 | B2 |
20020063315 | Huang et al. | May 2002 | A1 |
20030006055 | Chien-Hung et al. | Jan 2003 | A1 |
20040046240 | Hasebe et al. | Mar 2004 | A1 |
20050116321 | Li et al. | Jun 2005 | A1 |
20050218499 | Chang | Oct 2005 | A1 |
20070126092 | San Antonio et al. | Jun 2007 | A1 |
20080206588 | Lange et al. | Aug 2008 | A1 |
20080230926 | Dijkstra et al. | Sep 2008 | A1 |
20080258273 | Liang | Oct 2008 | A1 |
20080268578 | Shimanuki et al. | Oct 2008 | A1 |
20080308310 | Rogy et al. | Dec 2008 | A1 |
20080309462 | Rogy et al. | Dec 2008 | A1 |
20100187663 | Celaya et al. | Jul 2010 | A1 |
20100253372 | Rousseville et al. | Oct 2010 | A1 |
20110033315 | Gridelet | Feb 2011 | A1 |
20110147925 | Van Kempen et al. | Jun 2011 | A1 |
20110244629 | Gong et al. | Oct 2011 | A1 |
20110309514 | Boomen et al. | Dec 2011 | A1 |
20120181678 | Groenhuis et al. | Jul 2012 | A1 |
20130292553 | Chang | Nov 2013 | A1 |
20130334619 | Merz et al. | Dec 2013 | A1 |
20130334695 | Tijssen et al. | Dec 2013 | A1 |
20130341734 | Merz | Dec 2013 | A1 |
20140167238 | Jeon et al. | Jun 2014 | A1 |
20140357022 | Stacey | Dec 2014 | A1 |
20150303156 | Kamphuis et al. | Oct 2015 | A1 |
20160005679 | Israel et al. | Jan 2016 | A1 |
20160035651 | Leung et al. | Feb 2016 | A1 |
20160181122 | Eugene Lee et al. | Jun 2016 | A1 |
20160218008 | Li et al. | Jul 2016 | A1 |
20160276251 | Mustanir et al. | Sep 2016 | A1 |
20160372403 | Lam et al. | Dec 2016 | A1 |
20170005030 | Kitnarong et al. | Jan 2017 | A1 |
20170107628 | Trinidad | Apr 2017 | A1 |
20170338170 | Ziglioli | Nov 2017 | A1 |
20170358514 | Yeung et al. | Dec 2017 | A1 |
20170372988 | Groenhuis et al. | Dec 2017 | A1 |
20180033647 | Bin Mohd Arshad et al. | Feb 2018 | A1 |
20180068920 | Leung et al. | Mar 2018 | A1 |
20180102287 | Santos et al. | Apr 2018 | A1 |
20180358286 | Cadag | Dec 2018 | A1 |
Number | Date | Country |
---|---|---|
1966743 | Feb 2011 | EP |
1958133 | Mar 2011 | EP |
2337068 | Jun 2011 | EP |
2361000 | Aug 2011 | EP |
2400534 | Dec 2011 | EP |
2677540 | Dec 2013 | EP |
2693465 | Feb 2014 | EP |
2677307 | May 2016 | EP |
3051592 | Aug 2016 | EP |
2677306 | Nov 2017 | EP |
3261115 | Dec 2017 | EP |
3293760 | Mar 2018 | EP |
3306660 | Apr 2018 | EP |
3319122 | Jun 2019 | EP |
2704192 | Jul 2019 | EP |
2006134534 | Dec 2006 | WO |
2007052234 | May 2007 | WO |
2007060631 | May 2007 | WO |
2009072052 | Jun 2009 | WO |
2009133499 | Nov 2009 | WO |
2009144672 | Dec 2009 | WO |
2010032192 | Mar 2010 | WO |
2020185192 | Sep 2020 | WO |
2020185193 | Sep 2020 | WO |
Entry |
---|
Rogren, Philip E. et al. “A High Performance and Cost Effective Molded Array Package Substrate.” (2010). |
Koschmieder et al., “Soldering the QFN Stacked Die Sensors to a PC Board,” Freescale Semiconductor Application Note, AN3111, Rev. 5 (Apr. 2010). |
NXP Semiconductors, “Surface Mount Reflow Soldering,” Application Note, Rev. 6, AN 10365 (Jul. 30, 2012). |
Chip Scale Review, The Future of Semiconductor Packaging, vol. 18, No. 6, (Nov.-Dec. 2014). |
Janóczki et al., “Automatic Optical Inspection of Soldering,” (2013). |
Amkor MicroLeadFrame® Data Sheet, DS572S (2017). |
Cision PRWeb, “NXP Introduces LIN Transceiver for Smaller, Lighter and More Cost-Efficient ECU Designs,” (Feb. 23, 2012). |
NXP Semiconductors, TJA1027: Lin 2.2A/SAE J2602 transceiver, Product data sheet, Rev. 2 (Apr. 24, 2013). |
International Search Report and Written Opinion dated Jun. 5, 2020 for PCT International Application No. PCT/US2020/017135. |
J. Ganjei, “Improved QFN Reliability by flank tin plating process after singulation,” 2015 10th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2015, pp. 137-140. |
Search Report issued in corresponding European Patent Application No. 20848929.4 dated Jun. 1, 2022, consisting of 9 pp. |
Number | Date | Country | |
---|---|---|---|
20220319869 A1 | Oct 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17059084 | US | |
Child | 17842414 | US |