Claims
- 1. A semiconductor chip having circuitry, the semiconductor chip comprising:
a metal bond pad over the circuitry and insulated on at least two sides by passivation material; a diffusion barrier layer over the metal bond pad; and a metal layer over the circuitry, the metal bond pad, the diffusion barrier layer, and at least partially over the passivation material, the metal layer being configured and arranged for connecting to a wire bond and the diffusion barrier layer being constructed and arranged to mitigate inter-metallic compounds forming as a reaction to the metal layer connecting to the wire bond.
- 2. The semiconductor chip of claim 1, wherein the diffusion barrier layer includes TiN.
- 3. The semiconductor chip of claim 2, wherein the diffusion barrier layer has a thickness that is at least 0.5 micron.
- 4. The semiconductor chip of claim 2, wherein the diffusion barrier layer has a thickness that is at least 1.0 micron.
- 5. The semiconductor chip of claim 1, wherein the semiconductor chip is configured and arranged as a flip chip.
- 6. The semiconductor chip of claim 1, wherein the metal bond pad includes aluminum.
- 7. The semiconductor chip of claim 6, wherein the diffusion barrier layer includes TiN.
- 8. The semiconductor chip of claim 7, wherein the diffusion barrier layer is further constructed and arranged to mitigate inter-metallic Al/Au compounds forming as a reaction to the metal layer connecting to the wire bond.
- 9. The semiconductor chip of claim 8, wherein the diffusion barrier layer has a thickness that is at least 0.5 micron, and the metal layer has a thickness that is at least 3 microns.
- 10. The semiconductor chip of claim 1, wherein the metal bond pad and the metal layer include the same type of metal.
- 11. A semiconductor chip having circuitry, the semiconductor chip comprising:
an aluminum bond pad over the circuitry and insulated on at least two sides by passivation material; a diffusion barrier layer, including TiN, over the aluminum bond pad; and a metal layer over the circuitry, the metal bond pad, the diffusion barrier layer, and at least partially over the passivation material, the metal layer being configured and arranged for connecting to a wire bond and the diffusion barrier layer being constructed and arranged to mitigate inter-metallic aluminum-based compounds forming as a reaction to the metal layer connecting to the wire bond.
- 12. The semiconductor chip of claim 8, wherein the diffusion barrier layer has a thickness that is at least 0.5 micron, the metal layer has a thickness that is at least 3 microns.
- 13. The semiconductor chip of claim 12, wherein the diffusion barrier layer is further constructed and arranged to mitigate inter-metallic Al/Au compounds forming as a reaction to the metal layer connecting to the wire bond.
- 14. A semiconductor chip having circuitry, the semiconductor chip comprising:
an aluminum bond pad over the circuitry and insulated on at least two sides by means for electrically insulating the aluminum bond pad; barrier means, including TiN, over the aluminum bond pad; and a metal layer over the circuitry, the metal bond pad, the barrier means, and at least partially over the means for electrically insulating the aluminum bond pad, the metal layer being configured and arranged for connecting to a wire bond and the barrier means for mitigating inter-metallic aluminum-based compounds forming as a reaction to the metal layer connecting to the wire bond.
RELATED PATENT DOCUMENT
[0001] This is a divisional of U.S. patent application Ser. No. 09/472,384, to which priority is claimed pursuant to 35 U.S.C. 120.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09472384 |
Dec 1999 |
US |
Child |
09874606 |
Jun 2001 |
US |