Phase change memory cells

Information

  • Patent Grant
  • 9773977
  • Patent Number
    9,773,977
  • Date Filed
    Tuesday, August 18, 2015
    10 years ago
  • Date Issued
    Tuesday, September 26, 2017
    8 years ago
Abstract
A phase change memory cell has first and second electrodes having phase change material there-between. The phase change memory cell is devoid of heater material as part of either of the first and second electrodes and being devoid of heater material between either of the first and second electrodes and the phase change material. A method of forming a memory cell having first and second electrodes having phase change material there-between includes lining elevationally inner sidewalls of an opening with conductive material to comprise the first electrode of the memory cell. Elevationally outer sidewalls of the opening are lined with dielectric material. Phase change material is formed in the opening laterally inward of and electrically coupled to the conductive material in the opening. Conductive second electrode material is formed that is electrically coupled to the phase change material. Other implementations are disclosed.
Description
TECHNICAL FIELD

Embodiments disclosed herein pertain to phase change memory cells and to methods of forming phase change memory cells.


BACKGROUND

Memory is one type of integrated circuitry, and may be used in electronic systems for storing data. Memory is usually fabricated in one or more arrays of individual memory cells. The memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information. The stored memory may be non-volatile wherein the memory state is maintained for a considerable period of time and in many instances where power is completely removed from the circuitry. Alternately, the memory may be volatile, requiring to be refreshed (i.e., rewritten), and in many instances multiple times per second.


One type of non-volatile memory is a phase change memory cell. Such memories use a reversibly programmable material that has the property of switching between two different phases, for example between an amorphous, disorderly phase and a crystalline or polycrystalline, orderly phase. The two phases may be associated with resistivities of significantly different values. Presently, typical phase change materials are chalcogenides, although other materials may be developed. With chalcogenides, the resistivity may vary by two or more orders of magnitude when the material passes from the amorphous (more resistive) phase to the crystalline (more conductive) phase, and vice-versa. Phase change can be obtained by locally increasing the temperature of the chalcogenide. Below 150° C., both phases are stable. Starting from an amorphous state and rising to temperature above about 400° C., a rapid nucleation of the crystallites may occur and, if the material is kept at the crystallization temperature for a sufficiently long time, it undergoes a phase change to become crystalline. Reversion to the amorphous state can result by raising the temperature above the melting temperature (about 600° C.) followed by cooling.


In phase change memory, a plurality of memory cells is typically arranged in rows and columns to form an array or sub-array. Each memory cell is coupled to a respective select or access device which may be implemented by any switchable device, such as a PN diode, a bipolar junction transistor, a field effect transistor, etc. The access device is often electrically coupled with, or forms a part of, what is referred to as an access line or word line. A resistive electrode is electrically coupled with the switchable device, and comprises heater material which is configured to heat up upon sufficient current flowing there-through. The phase change material is provided in proximity to the heater material, thereby forming a programmable storage element. The crystallization temperature and the melting temperature are obtained by causing an electric current to flow through the heater material, thus heating the phase change material. An electrode, typically referred to as a bit, digit, or select line, is electrically coupled to the phase change material.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagrammatic structural cross-section view of a substrate fragment in process in accordance with an embodiment of the invention, and is taken through line 1-1 in FIG. 2.



FIG. 2 is a diagrammatic top plan view of the substrate fragment of FIG. 1.



FIG. 3 is a view of the FIG. 1 substrate fragment at a processing step subsequent to that shown by FIG. 1, and is taken through line 3-3 in FIG. 4.



FIG. 4 is a top plan view of the substrate fragment of FIG. 3.



FIG. 5 is a view of the FIG. 3 substrate fragment at a processing step subsequent to that shown by FIG. 3.



FIG. 6 is a view of the FIG. 5 substrate fragment at a processing step subsequent to that shown by FIG. 5.



FIG. 7 is a view of the FIG. 6 substrate fragment at a processing step subsequent to that shown by FIG. 6, and is taken through line 7-7 in FIG. 8.



FIG. 8 is a top plan view of the substrate fragment of FIG. 7.



FIG. 9 is a view of the FIG. 7 substrate fragment at a processing step subsequent to that shown by FIG. 7.



FIG. 10 is a view of the FIG. 9 substrate fragment at a processing step subsequent to that shown by FIG. 9, and is taken through line 10-10 in FIG. 11.



FIG. 11 is a top plan view of the substrate fragment of FIG. 10.



FIG. 12 is a view of the FIG. 10 substrate fragment at a processing step subsequent to that shown by FIG. 10, and is taken through line 12-12 in FIG. 13.



FIG. 13 is a top plan view of the substrate fragment of FIG. 12.



FIG. 14 is a view of the FIG. 12 substrate fragment at a processing step subsequent to that shown by FIG. 12, and is taken through line 14-14 in FIG. 15.



FIG. 15 is a top plan view of the substrate fragment of FIG. 14.



FIG. 16 is a diagrammatic structural cross-section view of a substrate fragment in accordance with an embodiment of the invention.



FIG. 17 is a diagrammatic structural cross-section view of a substrate fragment in accordance with an embodiment of the invention.





DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS

Example methods of forming a memory cell in accordance with some embodiments of the invention are initially described with reference to FIGS. 1-15. Embodiments of the invention also encompass phase change memory cells independent of method of manufacture.


Referring to FIGS. 1 and 2, a substrate fragment 10 comprises a base substrate 12. Substrate 10 may comprise a semiconductor substrate. In the context of this document, the term “semiconductor substrate” or “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. Substrate material 12 may be homogenous or non-homogenous, for example comprising multiple different composition materials and/or layers. As an example, substrate material 12 may comprise bulk-monocrystalline silicon and/or a semiconductor-on-insulator substrate.


Dielectric isolation regions 14 have been formed within substrate material 12 whereby example islands or pillar-like regions 16 comprising semiconductor material 12 have been formed. The dielectric material of regions 14 may be homogenous or non-homogenous, with silicon nitride and doped or undoped silicon dioxide being examples. Highly conductive contact regions 18 have been formed atop or as part of islands 16. Example materials for regions 18 are refractory metal silicides, such as cobalt silicide. Material 12 may comprise suitable type and concentration conductivity enhancing dopant(s) formed in a suitable pattern whereby regions 18 and material 12 in combination comprise at least part of individual select devices for reading, writing, and erasing individual memory cells. Example select devices include buried junction transistors, although other existing or yet-to-be-developed devices may be used, and which are not particularly material to the inventive aspects disclosed herein.


An insulator material (i.e., dielectric material) 20 has been formed as part of substrate 10. Such may be homogenous or non-homogenous, with silicon nitride and doped or undoped silicon dioxide being examples. Openings 22 extend through material 20 to regions 18. For purposes of the continuing discussion, openings 22 may be considered as having sidewalls 23 and in some embodiments openings 22 may be considered as first openings. Sidewalls 23 may be straight and/or curved, and regardless may taper radially inward moving elevationally into substrate 10 as shown. Openings 22 may be of circular or other shape in horizontal cross-section. As examples only, openings 22 may be oval, elliptical, straight and/or curve-sided, and in the form of elongated trenches running into and out of the plane of the page upon which FIG. 1 lies. Further and only as examples, openings 22 may have respective minimum horizontal opening dimensions at the outermost surface of material 20 from about 50 nanometers to about 60 nanometers. The figures for convenience and clarity in the drawings show openings 22 as being of the same size and shape as, and aligned with, the elevationally outermost surfaces of islands 16 and regions 18. Alternate shapes and alignments may be used. Individual phase change memory cells will be fabricated with respect to individual of openings 22 in the fabrication of an array of phase change memory cells. For convenience, the discussion largely proceeds with respect to fabrication of a single phase change memory cell, although thousands or millions of such memory cells will likely be fabricated at the same time.


Referring to FIGS. 3 and 4, sidewalls 23 of individual first openings 22 have been lined with conductive (i.e., electrically conductive) material 24 which will comprise an individual first electrode of a phase change memory cell that is being formed. Conductive material 24 may be homogenous or non-homogenous, and may comprise any one or more of an elemental metal, an alloy of two or more elemental metals, a conductive metal compound, and conductively doped semiconductive material. One specific example is elemental tungsten. In one embodiment, conductive material 24 may form a second opening 26 within first opening 22. Regardless, example manners of forming conductive material 24 within opening 22 include one or more of blanket physical vapor deposition, chemical vapor deposition, and atomic layer deposition, followed by polish or etch-back of the deposited conductive material at least to the elevationally outermost surface of insulator material 20. An example thickness for conductive material 24 above insulator material 20, and thereby lateral thickness of conductive material 24 at least proximate the elevationally outermost portion of opening 22, is about 20 nanometers. This leaves an example maximum horizontal opening cross-dimension of opening 26 to be about 15 nanometers for a 55 nanometer opening 22. Other dimensions may of course be used.


Referring to FIG. 5 and in one embodiment, conductive material 24 has been longitudinally recessed within opening 22, forming in one example a first electrode 28 of the memory cell which is being formed. Example techniques of longitudinally recessing include etching conductive material 24, for example by conducting a dry or wet etch. The longitudinal recessing may also remove some of the thickness of conductive material 24 from within second opening 26 over conductive region 18, for example as shown. In such event, the longitudinally recessing may remove sufficient conductive material 24 to expose conductive region 18 (not shown in FIG. 5).


Referring to FIG. 6, dielectric material 32 has been deposited to line sidewalls 23 of opening 22 longitudinally outward of recessed conductive material 24. Dielectric material 32 may be homogenous or non-homogenous, with silicon dioxide and silicon nitride being examples. Dielectric material 32 may be deposited to the same thickness as conductive material 34 or to a different thickness. In one embodiment, dielectric material 32 forms a bridge over remaining second opening 26 in conductive material 24, and in one embodiment occludes remaining second opening 26 in conductive material 24. Dielectric material 32 may or may not be received within second opening 26 and, regardless, in one embodiment may leave a void space within the remaining second opening 26 beneath a bridge that is formed. In one embodiment and as shown, dielectric material 32 is deposited to within but does not completely fill remaining volume of second opening 26. Alternately but less ideal, dielectric material 32 may completely fill remaining volume of second opening 26 whereby no void space is formed (not shown). In one embodiment, dielectric material 32 is deposited directly against conductive material 24. In this document, a material or structure is “directly against” another when there is at least some physical touching contact of the stated materials or structures relative one another. In contrast, “over”, “on”, and “against” not proceeded by “directly”, encompass “directly against” as well as constructions where intervening material(s) or structure(s) result(s) in no physical touching contact of the stated materials or structures relative one another.


Referring to FIGS. 7 and 8, dielectric material 32 has been removed within opening 22 to uncover remaining second opening 26 and leave dielectric material 32 in first opening 22 longitudinally over recessed conductive material 24. An example removing technique includes dry etching. In one embodiment and as shown, dielectric material 32 is completely removed within first opening 22 from being anywhere received within second opening 26. Alternately, some of dielectric material 32 may remain within second opening 26 (not shown), for example being received in at least a lower portion of remaining second opening 26 when dielectric material 32 was initially there-deposited. FIG. 7 shows removal of dielectric material 32 inward to have an elevationally outermost surface which is elevationally inward from that of insulator material 20. Alternately by way of examples, removal of dielectric material 32 may be inward to be elevationally coincident with the elevationally outermost surface of insulator material 20 or to be elevationally outward thereof.


Referring to FIG. 9, phase change material 38 has been deposited into first opening 22 radially inward of dielectric material 32 and into remaining second opening 26 radially inward of and electrically coupled to conductive material 24 that is within first opening 22. In one embodiment and as shown, phase change material 38 is formed directly against conductive material 24 and directly against dielectric material 32. In one embodiment and as shown, phase change material 38 completely fills remaining volume of second opening 26 in conductive material 24, and in one embodiment as shown completely fills remaining volume of first opening 22 and in one embodiment overfills such remaining volume. Phase change material 38 may be homogenous or non-homogenous. By way of example only, example phase change materials include chalcogenides, such as GeSbTe-based materials. Phase change material 38 may be formed directly against sidewalls 23 of opening 22, for example as shown where dielectric material 32 has been removed elevationally inward sufficiently to expose such sidewalls. Alternately, phase change material 38 may not be formed directly against sidewalls 23 (not shown), for example if the elevationally/longitudinally outermost surface of dielectric material 32 is elevationally coincident with or outward of insulator material 20.


Referring to FIGS. 10 and 11, phase change material 38 has been removed inwardly at least to the elevationally outermost surface of insulator material 20. As shown, phase change material 38 has also been removed elevationally inward at least to the elevationally outermost surface of dielectric material 32, thereby removing some of dielectric material 20. Regardless, example techniques include chemical mechanical polishing and chemical etch-back.


Referring to FIGS. 12 and 13, conductive (i.e., electrically conductive) second electrode material 40 has been formed which electrically couples to phase change material 38. Phase change material 38 and conductive second electrode material 40 may, respectively, be homogenous or non-homogenous. Second electrode material 40 may be of the same or different composition from that of conductive material 24 of first electrode 28. A specific example conductive second electrode material 40 comprises a composite of an elemental copper layer over an elemental tungsten layer over an elemental titanium layer.



FIG. 12 depicts example individual memory cells 45 as comprising respective first electrodes 28 and second electrodes 43 having phase change material 38 there-between (i.e., in series electrical connection between and with electrodes 28 and 43). Second electrodes 43 in the depicted example are shown as being common along a column of memory cells 45, although other constructions may be used. Further, the processing shown by FIGS. 9-13 shows phase change material 38 being removed back at least to material 20 prior to depositing of material 40. Alternately by way of example only, material 40 may be deposited prior to any removal action occurring with respect to phase change material 38.


Referring to FIGS. 14 and 15, dielectric 46 has been formed over memory cells 45, and word or access lines 48 have been formed over dielectric 46. Materials 46 and 48, respectively, may be homogenous or non-homogenous, and may be of the same or different composition from other respective dielectric and conductive materials referred to above. Word or access lines 48 may connect portions of access devices, for example buried junction transistors, along respective rows as-shown. For example, substrate material 12 immediately beneath individual conductive regions 18 may in combination form part of an individual access device for a given memory cell 45. That substrate material 12 may be patterned or formed to be continuous along rows of individual memory cells and access/word lines 48 may be formed thereover. Other constructions may be used.


Method embodiments of the invention include forming a memory cell comprising first and second electrodes having phase change material there-between (i.e., in electrical series connection between and with the first and second electrodes). Some example methods in accordance with the invention include the lining of elevationally or longitudinally inner sidewalls of an opening with conductive material to comprise the first electrode of the memory cell. The opening may be formed within dielectric material. The above described processing through FIG. 3, or through FIGS. 4 and 5, are but examples of lining inner sidewalls of an opening with conductive material to comprise a first electrode of the memory cell.


Elevationally or longitudinally outer sidewalls of the opening are lined with dielectric material. The conductive material may or may not be longitudinally recessed prior to lining the outer sidewalls of the opening with dielectric material. The processing described above with respect to FIGS. 6-8 are but examples of techniques of lining outer sidewalls of the opening with dielectric material.


Phase change material is formed in the opening laterally inward of and electrically coupled to the conductive material in the opening. In one embodiment, the phase change material is also formed in the opening laterally inward of the dielectric material. Regardless, in one embodiment the phase change material is formed to fill a remaining of the volume of the opening laterally inward of the conductive material with the phase change material. The phase change material may be formed to overfill the remaining volume of the opening. Regardless, the phase change material may be formed directly against the conductive material. Any of the attributes described above with respect to the processing through FIG. 11 may be used and constitute but examples of forming phase change material in an opening that is at least laterally inward of and electrically coupled to the conductive material within the opening that comprises the first electrode.


In one embodiment, the conductive material comprises a cylindrical portion received about the phase change material in the opening at the conclusion of forming the phase change material in the opening. In one embodiment, the cylindrical portion completely encircles the phase change material. For example with respect to the construction of FIGS. 10 and 11, conductive material 24 includes a cylindrical portion 56 received about phase change material 38 within opening 22, and which in one embodiment completely encircles phase change material 38. The embodiment of FIGS. 10 and 11 shows example cylindrical portion 56 as tapering elevationally and radially inward. However, other constructions may be used. For example, elevationally outward and/or radially outward tapering (not shown), or non-tapering cylindrical portions (not shown), may be used. Regardless, a “cylindrical portion” as used herein need not be in the form of a circle (i.e., it could be of other polygonal shape), and regardless need not completely encircle material about which such is received.


Some method embodiments of forming a memory cell include partially filling an opening in an insulator material with conductive material to comprise the first electrode of the memory cell, for example regardless of whether some or all of the sidewalls of such an opening is lined with conductive material. Remaining volume of the opening is partially filled with dielectric material over the conductive material, for example regardless of whether outer sidewalls of the opening are lined with the dielectric material. After partially filling the opening with the dielectric material, phase change material is formed in the opening directly against the conductive material in the opening and directly against the dielectric material in the opening. Conductive second electrode material is formed which electrically couples to the phase change material. Any one or combination of more than one of the above attributes may be used.


A method embodiment of the invention includes circumferentially self-aligning phase change material within an opening within the first electrode, and forming conductive second electrode material over and electrically coupled to the phase change material. In the context of this document, “self-aligned” means a technique whereby at least a lateral surface of a structure is defined by deposition of material against a sidewall of a previously patterned structure. In the context of this document, “circumferentially self-aligned” is a self-aligned technique whereby all lateral surfaces of a structure are defined by deposition of material against an encircling sidewall of a previously patterned structure. The above example embodiments described at least through FIG. 10 are examples. The method may reduce a mask step where, for example, a dedicated mask step was used in the prior art for patterning the phase change material.


Embodiments of the invention also encompass phase change memory cells independent of method of fabrication. Yet, such phase change memory cells may have any one or more than one of the attributes described above with respect to method and/or structure. Further, embodiments of the invention encompass methods of fabricating any of the below described phase change memory cells.


Referring to FIGS. 12 and 13, an example phase change memory cell 45 in accordance with one example embodiment of the invention includes a first electrode 28 comprising a cylindrical portion 56. First electrode 28 may be considered as having an elevationally innermost base surface 58. Dielectric material 32 comprises a cylindrical portion 60 that is longitudinally over cylindrical portion 56 of first electrode 28. In one embodiment and as shown, cylindrical portion 60 of dielectric material 32 is directly against cylindrical portion 56 of first electrode 28. Regardless, the embodiment of FIGS. 12 and 13 shows example cylindrical portion 60 as tapering elevationally and radially inward. However, other constructions may be used. For example elevationally outward and/or radially outward tapering (not shown), or non-tapering cylindrical portions (not shown), may be used and regardless of the configuration of cylindrical portion 56 of first electrode 28.


Phase change material 38 is radially inward of and electrically coupled to cylindrical portion 56 of first electrode 28. In one embodiment, phase change material 38 is also radially inward of dielectric material 32. In one embodiment, the phase change material is directly against cylindrical portion 56 of first electrode 28, and in one embodiment is directly against cylindrical portion 60 of dielectric material 32. In one embodiment, cylindrical portion 56 of first electrode 28 encircles phase change material 38 along at least a longitudinal portion of phase change material 38, and in one embodiment along at least a majority of longitudinal length “L” (FIG. 12) of phase change material 38. In one embodiment, phase change material 38 completely fills a radially inward void space defined by cylindrical portion 56 of first electrode 28.


Phase change material 38 may be considered as having an elevationally outermost surface 64 and an elevationally innermost surface 66. Cylindrical portion 60 of dielectric material 32 may be considered as having an elevationally outermost surface 68. In one embodiment, surface 68 is elevationally coincident with surface 64, for example as shown. In one embodiment, phase change material 38 is everywhere elevationally outward of first electrode base surface 58. In one embodiment, elevationally outermost surface 64 of phase change material 38 is wider than its elevationally innermost surface 66. In one embodiment, first electrode 28 and dielectric material 32 in combination are generally V-shaped in vertical cross-section, for example as shown. In one embodiment, phase change material 38 fills the general V-shape.


A second electrode is over and electrically coupled to phase change material 38. In one embodiment, second electrode 43 is directly against phase change material 38. In one embodiment, second electrode 43 is directly against the phase change material at an elevationally outermost contact surface (e.g., surface 64) that is smaller than elevationally innermost base surface 58 of first electrode 28. In one embodiment, the first electrode, the second electrode, and the phase change material define an electrical current path of position-dependent cross section, with the electrical current path being of smallest cross section as defined by shape and position of the phase change material. In one embodiment, a cross section of the phase change material at an elevation corresponding to the cylindrical portion of the dielectric material is a smallest cross section of an electrical current path between the first electrode and the second electrode.


Any other one or more than one of the attributes as described above with the method embodiments may be incorporated in the structure embodiments of the invention. Analogously, any of the structural aspects may be incorporated in the above methodical aspects.


The embodiments depicted in FIGS. 12-15 show phase change material 38 being everywhere elevationally outward of first electrode base surface 58. FIG. 16 shows an alternate example memory cell 45a. Like numerals from the above described embodiments have been used where appropriate, with some construction differences being indicated with the suffix “a”. Phase change material 38a in memory cell 45a extends elevationally inward at least to base surface 58 of first electrode 28a.


The embodiments depicted in FIGS. 12-16 show elevationally outermost surface 64 of phase change material 38 being elevationally coincident with elevationally outermost surface 68 of dielectric material 32. FIG. 17 shows and alternate example substrate fragment 10b having a memory cell 45b. Like numerals from the above described embodiments have been used where appropriate, with some construction differences being indicated with the suffix “b”. Phase change material 38b in memory cell 45b extends elevationally outward over surface 68 of dielectric material 32 to have an elevationally higher outermost surface 64b. As an alternate example, phase change material 38 may extend elevationally outward higher than surface 68 but not elevationally over dielectric material 32 (not shown), and with any gap (not shown) formed between dielectric 32 and second electrode material 40 being ultimately filled with dielectric in one example. Regardless, an example dimension “C” is less than or equal to about 30 nanometers.


The embodiments depicted in FIGS. 12-16 also show second electrode 43 being directly against phase change material 38 at an elevationally outermost contact surface 64 that is smaller than elevationally innermost base surface 58 of first electrode 28. The embodiment of FIG. 17 alternately shows second electrode 43 being directly against phase change material 38b at an elevationally outermost contact surface 64b that is larger than elevationally innermost base surface 58 of first electrode 28. Further, the embodiments depicted in FIGS. 12-16 also show elevationally outermost surface 64 of phase change material 38 being smaller than elevationally innermost base surface 58 of first electrode 28. The embodiment of FIG. 17 alternately shows elevationally outermost surface 64b of phase change material 38b being larger than elevationally innermost base surface 58 of first electrode 28. To implement the embodiment of FIG. 17, the phase change material may not be etched back after its deposition (i.e., immediately after FIG. 9), and regardless it may be defined in the same masking step(s) in which second electrodes 43 are defined.


In one aspect, at least some embodiments of the invention may enable memory cells comprising first and second electrodes having phase change material there-between that do not have separate dedicated heater material that is part of either of the first and second electrodes, and that does not have a separate dedicated heater material between either of the first and second electrodes and phase change material. Accordingly in one embodiment, a method in accordance with the invention may be devoid of forming heater material as part of either of the first and second electrodes and being devoid of forming heater material between either of the first and second electrodes and the phase change material. Further in one embodiment, a phase change memory cell independent of method of manufacture comprises first and second electrodes having phase change material there-between which is devoid of heater material as part of either of the first and second electrodes and is devoid of heater material between either of the first and second electrodes and the phase change material. For example in one ideal embodiment, a sufficiently small contact area between the second electrode and the phase change material in combination with a sufficiently small thickness of dielectric material 32 may enable sufficient heat generation within phase change material 38 above first electrode 24 and below second electrode 43 to enable repeated program between the different programmed states. With reference to FIGS. 10 and 11, in one embodiment dimension A is less than or equal to about 25 nanometers, and in one embodiment is less than or equal to about 15 nanometers (i.e., assuming area total derived from a substantial circular contact surface 64 of about 700 and 2,000 square nanometers, respectively). In one embodiment, A is from about 10 nanometers to about 25 nanometers (i.e., contact area from about 314 to 2,000 square nanometers), and B is from about 10 nanometers to about 50 nanometers. In one embodiment, a first contact area between the phase change material and one of the first and second electrodes is no greater than about 2,000 square nanometers, and a second contact area between the phase change material and the other of the first and second electrodes is at least ten times greater than the first contact area. In one embodiment, the active volume of phase change material may be small (e.g., essentially being limited to the region surrounded by dielectric material 32).


CONCLUSION

In some embodiments, a method of forming a memory cell comprising first and second electrodes having phase change material there-between comprises lining elevationally inner sidewalls of an opening with conductive material to comprise the first electrode of the memory cell. Elevationally outer sidewalls of the opening are lined with dielectric material. Phase change material is formed in the opening laterally inward of and electrically coupled to the conductive material in the opening. Conductive second electrode material is formed that is electrically coupled to the phase change material.


In some embodiments, a method of forming a memory cell comprising first and second electrodes having phase change material there-between comprises partially filling an opening in an insulator material with conductive material to comprise the first electrode of the memory cell. Remaining volume of the opening is partially filled with dielectric material over the conductive material. After the partially filling with the dielectric material, phase change material is formed in the opening directly against the conductive material in the opening and directly against the dielectric material in the opening. Conductive second electrode material is formed that is electrically coupled to the phase change material.


In some embodiments, a method of forming a memory cell comprising first and second electrodes having phase change material there-between comprises lining sidewalls of a first opening in insulator material with conductive material to comprise the first electrode of the memory cell. The conductive material forms a second opening within the first opening. The conductive material is longitudinally recessed within the first opening. Dielectric material is deposited to line sidewalls of the first opening longitudinally outward of the recessed conductive material and to occlude remaining of the second opening in the recessed conductive material. The dielectric material in the first opening is removed to uncover remaining of the second opening and leave the dielectric material in the first opening longitudinally over the recessed conductive material. After removing the dielectric material, phase change material is deposited into the first opening radially inward of the dielectric material and into remaining of the second opening radially inward of and electrically coupled to the conductive material in the first opening. Conductive second electrode material is formed that is electrically coupled to the phase change material.


In some embodiments, a method of forming a memory cell comprising first and second electrodes having phase change material there-between comprises circumferentially self-aligning the phase change material within an opening within the first electrode. Conductive second electrode material is formed that is electrically coupled to the phase change material.


In some embodiments, a phase change memory cell comprises first and second electrodes having phase change material there-between. The phase change memory cell is devoid of heater material as part of either of the first and second electrodes and is devoid of heater material between either of the first and second electrodes and the phase change material.


In some embodiments, a phase change memory cell comprises a first electrode comprising a cylindrical portion. Dielectric material comprising a cylindrical portion is longitudinally over the cylindrical portion of the first electrode. Phase change material is radially inward of and electrically coupled to the cylindrical portion of the first electrode. A second electrode is electrically coupled to the phase change material.


In some embodiments, a phase change memory cell comprises a first electrode comprising a cylindrical portion. Dielectric material comprising a cylindrical portion longitudinally is over and directly against the cylindrical portion of the first electrode. Phase change material is directly against the cylindrical portions of the first electrode and the dielectric material radially inward of the cylindrical portions of the first electrode and the dielectric material. A second electrode is electrically coupled to the phase change material.


In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. A phase change memory cell comprising: a first electrode comprising a cylindrical portion having a radially internal void space and being V-shaped in a vertical cross-section;dielectric material comprising a cylindrical portion over an end of the cylindrical portion of the first electrode;phase change material within the radially internal void space and electrically coupled to the cylindrical portion of the first electrode;a second electrode electrically coupled to the phase change material; andthe cylindrical portion of the dielectric material having radially internal sidewalls, the phase change material being directly against the radially internal sidewalls of the cylindrical portion of the dielectric material, the phase change material not projecting elevationally outward of the cylindrical portion of the dielectric material.
  • 2. A phase change memory cell comprising: a first electrode comprising a cylindrical portion having a radially internal void space;dielectric material comprising a cylindrical portion over an end of the cylindrical portion of the first electrode;phase change material within the radially internal void space and electrically coupled to the cylindrical portion of the first electrode;a second electrode electrically coupled to the phase change material;the cylindrical portion of the dielectric material having radially internal sidewalls, the phase change material being directly against the radially internal sidewalls of the cylindrical portion of the dielectric material, the phase change material not projecting elevationally outward of the cylindrical portion of the dielectric material; andthe first electrode comprising radially-outermost sidewall surfaces and radially-innermost sidewall surfaces in the vertical cross-section, the radially-outermost and radially-innermost sidewall surfaces being parallel one another and tapering radially inward from a radially-outer portion of the first electrode to a radially-inner portion of the first electrode in the vertical cross-section.
RELATED PATENT DATA

This application is a divisional of U.S. patent application Ser. No. 13/460,302, which was filed on Apr. 30, 2012 and which is incorporated herein by reference.

US Referenced Citations (175)
Number Name Date Kind
4499557 Holmberg Feb 1985 A
4752118 Johnson Jun 1988 A
4849247 Scanlon et al. Jul 1989 A
4987099 Flanner Jan 1991 A
5055423 Smith et al. Oct 1991 A
5166758 Ovshinsky et al. Nov 1992 A
5341328 Ovshinsky et al. Aug 1994 A
5895963 Yamazaki Apr 1999 A
5912839 Ovshinsky et al. Jun 1999 A
6143670 Cheng et al. Nov 2000 A
6611453 Ning Aug 2003 B2
6613604 Maimon et al. Sep 2003 B2
6661330 Young Dec 2003 B1
6664182 Jeng Dec 2003 B2
6692898 Ning Feb 2004 B2
6700211 Gonzalez Mar 2004 B2
6764894 Lowrey Jul 2004 B2
6815704 Chen Nov 2004 B1
6906940 Lue Jun 2005 B1
7148140 Leavy et al. Dec 2006 B2
7169624 Hsu Jan 2007 B2
7332401 Moore et al. Feb 2008 B2
7422926 Pellizzer et al. Sep 2008 B2
7453111 Ryoo et al. Nov 2008 B2
7619933 Sarin Nov 2009 B2
7638787 An et al. Dec 2009 B2
7646631 Lung Jan 2010 B2
7719039 Muralidhar et al. May 2010 B2
7772680 Manning Aug 2010 B2
7773413 Shalvi Aug 2010 B2
7785978 Smythe Aug 2010 B2
7800092 Liu et al. Sep 2010 B2
7803655 Johnson et al. Sep 2010 B2
7838341 Dennison Nov 2010 B2
7867832 Yang et al. Jan 2011 B2
7888711 Cheung et al. Feb 2011 B2
7915602 Sato Mar 2011 B2
7919766 Lung Apr 2011 B2
7935553 Scheurlein et al. May 2011 B2
7974115 Jeong et al. Jul 2011 B2
8013319 Chang Sep 2011 B2
8110822 Chen Feb 2012 B2
8486743 Bresolin et al. Jul 2013 B2
8507353 Oh et al. Aug 2013 B2
8546231 Pellizzer et al. Oct 2013 B2
8614433 Lee et al. Dec 2013 B2
8723155 Redaelli et al. May 2014 B2
8765555 Van Gerpen Jul 2014 B2
8822969 Hwang Sep 2014 B2
20020017701 Klersy et al. Feb 2002 A1
20020173101 Shau Nov 2002 A1
20020177292 Dennison Nov 2002 A1
20040178425 Kato Sep 2004 A1
20040188668 Hamann et al. Sep 2004 A1
20040195604 Hwang Oct 2004 A1
20050006681 Okuno Jan 2005 A1
20050110983 Jeong et al. May 2005 A1
20050117397 Morimoto Jun 2005 A1
20050162881 Stasiak Jul 2005 A1
20060073631 Karpov et al. Apr 2006 A1
20060073652 Pellizzer et al. Apr 2006 A1
20060076548 Park et al. Apr 2006 A1
20060110888 Cho May 2006 A1
20060113520 Yamamoto et al. Jun 2006 A1
20060157679 Scheuerlein Jul 2006 A1
20060157682 Scheurlein Jul 2006 A1
20060186440 Wang et al. Aug 2006 A1
20060226409 Burr Oct 2006 A1
20060284279 Lung et al. Dec 2006 A1
20060286709 Lung et al. Dec 2006 A1
20070008773 Scheurlein Jan 2007 A1
20070012905 Huang Jan 2007 A1
20070029676 Takaura et al. Feb 2007 A1
20070054486 Yang Mar 2007 A1
20070075347 Lai et al. Apr 2007 A1
20070075359 Yoon et al. Apr 2007 A1
20070108431 Chen et al. May 2007 A1
20070158698 Dennison et al. Jul 2007 A1
20070224726 Chen et al. Sep 2007 A1
20070235708 Elmgreen et al. Oct 2007 A1
20070272913 Scheuerlein Nov 2007 A1
20070279974 Dennison et al. Dec 2007 A1
20080014733 Liu Jan 2008 A1
20080017842 Happ Jan 2008 A1
20080043520 Chen Feb 2008 A1
20080054470 Amano et al. Mar 2008 A1
20080064200 Johnson Mar 2008 A1
20080067485 Besana et al. Mar 2008 A1
20080067486 Karpov et al. Mar 2008 A1
20080093703 Yang et al. Apr 2008 A1
20080101109 Haring-Bolivar et al. May 2008 A1
20080105862 Lung et al. May 2008 A1
20080123394 Lee et al. May 2008 A1
20080128677 Park et al. Jun 2008 A1
20080137400 Chen et al. Jun 2008 A1
20080138929 Lung Jun 2008 A1
20080157053 Lai et al. Jul 2008 A1
20080197394 Caspary et al. Aug 2008 A1
20090008621 Lin et al. Jan 2009 A1
20090017577 An et al. Jan 2009 A1
20090032794 Hsiao Feb 2009 A1
20090039333 Chang et al. Feb 2009 A1
20090072213 Elmgreen et al. Mar 2009 A1
20090072341 Liu et al. Mar 2009 A1
20090091971 Dennison et al. Apr 2009 A1
20090101883 Lai et al. Apr 2009 A1
20090108247 Takaura et al. Apr 2009 A1
20090115020 Yang et al. May 2009 A1
20090127538 Ryoo et al. May 2009 A1
20090147564 Lung Jun 2009 A1
20090166601 Czubatyj et al. Jul 2009 A1
20090194757 Lam et al. Aug 2009 A1
20090194758 Chen Aug 2009 A1
20090230378 Ryoo et al. Sep 2009 A1
20090230505 Dennison Sep 2009 A1
20090298222 Lowrey et al. Dec 2009 A1
20090302300 Chang et al. Dec 2009 A1
20090321706 Happ et al. Dec 2009 A1
20100001248 Wouters et al. Jan 2010 A1
20100001253 Arnold et al. Jan 2010 A1
20100019221 Lung et al. Jan 2010 A1
20100054029 Happ et al. Mar 2010 A1
20100055830 Chen et al. Mar 2010 A1
20100065530 Walker et al. Mar 2010 A1
20100065804 Park Mar 2010 A1
20100072447 Lung Mar 2010 A1
20100072453 Jeong et al. Mar 2010 A1
20100107403 Aubel et al. May 2010 A1
20100151652 Lung et al. Jun 2010 A1
20100163830 Chang et al. Jul 2010 A1
20100163833 Borghi et al. Jul 2010 A1
20100165719 Pellizzer Jul 2010 A1
20100176368 Ko et al. Jul 2010 A1
20100176911 Park et al. Jul 2010 A1
20100203672 Eun et al. Aug 2010 A1
20100207168 Sills et al. Aug 2010 A1
20100213431 Yeh et al. Aug 2010 A1
20100221874 Kuo et al. Sep 2010 A1
20100243980 Fukumizu Sep 2010 A1
20100254175 Scheuerlein Oct 2010 A1
20100270529 Lung Oct 2010 A1
20100301303 Wang et al. Dec 2010 A1
20100301304 Chen et al. Dec 2010 A1
20100301417 Cheng et al. Dec 2010 A1
20100308296 Pirovano et al. Dec 2010 A1
20100323490 Sreenivasan et al. Dec 2010 A1
20100327251 Park Dec 2010 A1
20110001114 Zanderighi et al. Jan 2011 A1
20110031461 Kang et al. Feb 2011 A1
20110068318 Ishibashi et al. Mar 2011 A1
20110074538 Wu et al. Mar 2011 A1
20110092041 Lai et al. Apr 2011 A1
20110155984 Redaelli et al. Jun 2011 A1
20110155985 Oh Jun 2011 A1
20110193042 Maxwell Aug 2011 A1
20110193049 Iwakaji et al. Aug 2011 A1
20110215436 Tang et al. Sep 2011 A1
20110284815 Kim et al. Nov 2011 A1
20110300685 Horii et al. Dec 2011 A1
20110312178 Watanabe et al. Dec 2011 A1
20120091422 Choi et al. Apr 2012 A1
20120126196 Pio May 2012 A1
20120241705 Bresolin et al. Sep 2012 A1
20120248504 Liu Oct 2012 A1
20120256150 Zagrebelny et al. Oct 2012 A1
20120256151 Liu et al. Oct 2012 A1
20120273742 Minemura Nov 2012 A1
20120305875 Shim Dec 2012 A1
20130099888 Redaelli et al. Apr 2013 A1
20130126816 Tang et al. May 2013 A1
20130277796 Yang et al. Oct 2013 A1
20130285002 Van Gerpen et al. Oct 2013 A1
20140117302 Goswami May 2014 A1
20140206171 Redaelli Jul 2014 A1
20140217350 Liu et al. Aug 2014 A1
Foreign Referenced Citations (3)
Number Date Country
WO 2010073904 Jul 2010 WO
WO 2013039496 Mar 2013 WO
WO 2005041196 May 2015 WO
Non-Patent Literature Citations (28)
Entry
KidsPedia. “Learn english: Cursive Letter—V” (Jun. 12, 2010) Retrieved from https://www.youtube.com/watch?v=MmEclOwdvkQ.
Microsoft. “Old English Text MT” (2008) Retrieved from https://web.archive.org/web/20081101224859/http://www.microsoft.com/typography/fonts/family.aspx?FID=127.
PCT/US2012/063962, Mar. 18, 2013, Search Report/Written Opinion.
PCT/US2012/063962, May 20, 2014, IPRP.
PCT/US2014/011250, May 19, 2014, Search Report/Written Opinion.
U.S. Appl. No. 13/276,523, filed Oct. 19, 2011, Redaelli et al.
U.S. Appl. No. 13/298,722, filed Nov. 17, 2011, Redaelli et al.
U.S. Appl. No. 13/298,840, filed Nov. 17, 2011, Tang et al.
U.S. Appl. No. 13/298,962, filed Nov. 17, 2011, Pellizzer et al.
U.S. Appl. No. 13/460,302, filed Apr. 30, 2012, Van Gerpen et al.
U.S. Appl. No. 13/460,356, filed Apr. 30, 2012, Van Gerpen.
U.S. Appl. No. 13/666,744, filed Nov. 1, 2012, Goswami.
U.S. Appl. No. 13/761,570, filed Feb. 7, 2013, Liu et al.
U.S. Appl. No. 14/242,588, filed Apr. 1, 2014, Lindenberg.
U.S. Appl. No. 14/293,577, filed Jun. 2, 2014, Pellizzer et al.
U.S. Appl. No. 14/295,770, filed Jun. 4, 2014, Pellizzer.
Bez; Chalcogenide PCM: a Memory Technology for Next Decade; IEEE, 2009, pp. 5.1.1 .5.1.4.
Czubatyj et al., “Current Reduction in Ovonic Memory Devices”, downloaded from www.epcos.org/library/papers/pdC2006/pdf.../Czubatyj.pdf; prior to Nov. 17, 2011.
Fazio, “Future Directions of Non-Volatile Memory in Compute Applications”, IEEE, 2009, pp. 27.7.1-727,7.4.
Happ et al., “Novel One-Mask Self-Heating Pillar Phase Change Memory”, IEEE, 2006 Symposium on 5 VLSI Technology Digest of Technical Papers; 2 pp.
Lee et al.; Programming Disturbance and Cell Scaling in Phase Change Memory: For up to 16nm based 4F2 Cell; IEEE, 2010 Symposium on VLSI Technology Digest ofTechnical Papers, pp. 199-200.
Raoux et al., Effect of Ion Implantation on Crystallization Properties of Phase Change Materials, presented at E\PCOS201 0 Conference, Sep. 6-7, 2010, Politecnico di Milano, Milan, Italy.
Russo et al.; Modeling of Programming and Read Performance in Phase-Change Memories—Part II: Program Disturb and Mixed-Scaling Approach,. IEEE Transactions on Electron Devices, vol. 55(2), Feb. 2008, pp. 5.15-5.22.
Servalli; A 45nm Generation Phase Change Memory Technology; IEEE 2009; pp. IEDM09-113-116.
Villa et al.; A 45nm 1Gb 1.8V Phase-Change Memory; 2010 IEEE International Solid-State Circuits Conference; Feb. 9, 2010; pp. 270-271.
PCT/US2014/011250, Aug. 11, 2015, IPRP.
EP 12850697.9, Jun. 9, 2015, Search Report.
EP 14749460, Jul. 28, 2016, Supplemental Search Report.
Related Publications (1)
Number Date Country
20150357564 A1 Dec 2015 US
Divisions (1)
Number Date Country
Parent 13460302 Apr 2012 US
Child 14828773 US