1. Field of the Invention
Embodiments of the invention generally relate to a plating chemistry and a method of electroplating of copper directly on a barrier metal.
2. Description of the Background Art
Sub-quarter micron, multi-level metallization is one of the key technologies for the next generation of very large scale integration (VLSI) and ultra large scale integration (ULSI) semiconductor devices. The multilevel interconnects that lie at the heart of this technology require the filling of contacts, vias, lines, and other features formed in high aspect ratio apertures. Reliable formation of these features is very important to the success of both VLSI and ULSI as well as to the continued effort to increase circuit density and quality on individual substrates and die.
As circuit densities increase, the widths of contacts, vias, lines and other features, as well as the dielectric materials between them, may be decreased to less than about 65 nm, whereas the thickness of the dielectric layers remains substantially constant with the result that the aspect ratios for the features, i.e., their height divided by width, increase. Many conventional deposition processes do not consistently fill structures in which the aspect ratio exceeds 6:1, and particularly when the aspect ratio exceeds 10:1. As such, there is a great amount of ongoing effort being directed at the formation of void-free, nanometer-sized structures having high aspect ratios wherein the ratio of feature height to feature width is 6:1 or higher.
Additionally, as the feature widths decrease, the device current typically remains constant or increases, which results in an increased current density for such features. Elemental aluminum and aluminum alloys have been the traditional metals used to form vias and lines in semiconductor devices because aluminum has a perceived low electrical resistivity, superior adhesion to most dielectric materials, and ease of patterning, and the aluminum in a highly pure form is readily available. However, aluminum has a higher electrical resistivity than other more conductive metals, such as copper (Cu). Aluminum can also suffer from electromigration, leading to the formation of voids in the conductor.
Copper and copper alloys have lower resistivities than aluminum, as well as a significantly higher electromigration resistance compared to aluminum. These characteristics are important for supporting the higher current densities experienced at high levels of integration and increased device speed. Copper also has good thermal conductivity. Therefore, copper is becoming a choice metal for filling sub-quarter micron, high aspect ratio interconnect features on semiconductor substrates.
Conventionally, deposition techniques such as chemical vapor deposition (CVD) and physical vapor deposition (PVD) have been used to fill these interconnect features. However, as the interconnect sizes decrease and aspect ratios increase, void-free interconnect feature fill by conventional metallization techniques becomes increasingly difficult using CVD and/or PVD. As a result thereof, plating techniques, such as electrochemical plating (ECP), have emerged as viable processes for filling sub-quarter micron sized high aspect ratio interconnect features in integrated circuit manufacturing processes.
Most ECP processes are generally two-stage processes, wherein a seed layer is first formed over the surface of features on the substrate (this process may be performed in a separate system), and then the surface of the features is exposed to an electrolyte solution while an electrical bias is simultaneously applied between the substrate surface and an anode positioned within the electrolyte solution.
Conventional plating practices include depositing a copper seed layer by physical vapor deposition (PVD), chemical vapor deposition (CVD), or atomic layer deposition (ALD) onto a diffusion barrier layer (e.g., tantalum or tantalum nitride). However, as the feature sizes become smaller, it becomes difficult to have adequate seed step coverage with PVD techniques, as discontinuous islands of copper agglomerates are often obtained in the feature side walls close to the feature bottom. When using a CVD or ALD deposition process in place of PVD to deposit a continuous sidewall layer throughout the depth of the high aspect ratio features, a thick copper layer is formed over the field. The thick copper layer on the field can cause the throat of the feature to close before the feature sidewalls are completely covered. When the deposition thickness on the field is reduced to prevent throat closure, ALD and CVD techniques are also prone to generate discontinuities in the seed layer. These discontinuities in the seed layer have been shown to cause plating defects in the layers plated over the seed layer. In addition, copper tends to oxidize readily in the atmosphere and copper oxide readily dissolves in the plating solution. To prevent complete dissolution of copper in the features, the copper seed layer is usually made relatively thick (as high as 800 Å), which can inhibit the plating process from filling the features. Therefore, it is desirable to have a copper plating process that allows direct electroplating of copper on thin barrier layer(s) without a copper seed layer.
Therefore, there is a need for a copper plating process that can fill features and does not require a copper seed layer.
The invention comprises embodiments of a method of plating copper layer onto a substrate surface coated with a group VIII metal layer. In one embodiment, a method of plating a copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove a surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into an acidic copper plating solution, and applying a first electrical bias to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper nucleation on the substrate surface, the first electrical bias being configured to generate a first current density across the substrate surface greater than a critical current density.
In another embodiment, a method of plating a copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove a surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into an acidic copper plating solution, applying a first electrical bias to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper nucleation on the substrate surface, the first electrical bias being configured to generate a first current density across the substrate surface greater than a critical current density, and applying a second electrical bias to the substrate surface to deposit a gap-fill layer, wherein the second electrical bias is configured to generate a second current density across the substrate surface that is lower than the first current density.
In another embodiment, a method of plating copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into a copper plating solution, wherein the copper plating solution comprises about 50 g/l to about 300 g/l of sulfuric acid, and applying a first electrical bias to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper deposit nucleation on the substrate surface, the first electrical bias being configured to generate a first current density across the substrate surface greater than a critical current density.
In another embodiment, a method of plating copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into a copper plating solution, wherein the copper plating solution comprises about 50 g/l to about 300 g/l of sulfuric acid, applying a first electrical bias to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper deposit nucleation on the substrate surface, the first electrical bias being configured to generate a first current density across the substrate surface greater than a critical current density, and applying a second electrical bias to the substrate surface to deposit a gap-fill layer, wherein the second electrical bias is configured to generate a second current density across the substrate surface that is lower than the first current density.
In another embodiment, a method of plating a copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove a surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into an acidic copper plating solution, and applying a first electrical bias voltage to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper nucleation on the substrate surface, the first electrical bias voltage being configured to generate a current density across the substrate surface greater than a critical current density.
In another embodiment, a method of plating a copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove a surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into an acidic copper plating solution, applying a first electrical bias voltage to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper nucleation on the substrate surface, the first electrical bias voltage being configured to generate a current density across the substrate surface greater than a critical current density, and applying a second electrical bias voltage to the substrate surface to deposit a gap-fill layer, wherein the second electrical bias voltage is lower than the first electrical bias voltage.
In another embodiment, a method of plating a copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove a surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into a copper plating solution, wherein the copper plating solution comprises about 50 g/l to about 300 g/l of sulfuric acid, and applying a first electrical bias voltage to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper nucleation on the substrate surface, the first electrical bias voltage being configured to generate a current density across the substrate surface greater than a critical current density.
In yet another embodiment, a method of plating a copper layer onto a substrate surface, wherein the substrate surface comprises a group VIII metal layer comprises pre-treating the substrate surface to remove a surface oxide layer and/or surface contaminants from the group VIII metal layer surface, immersing the substrate surface into a copper plating solution, wherein the copper plating solution comprises about 50 g/l to about 300 g/l of sulfuric acid, applying a first electrical bias voltage to the substrate surface after the substrate surface is immersed in the copper plating solution to assist copper nucleation on the substrate surface, the first electrical bias voltage being configured to generate a current density across the substrate surface greater than a critical current density, and applying a second electrical bias voltage to the substrate surface to deposit a gap-fill layer, wherein the second electrical bias voltage is lower than the first electrical bias voltage.
The teachings of the present invention can be readily understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. The drawings are not to scale.
Ruthenium (Ru) thin films, deposited by CVD, ALD or PVD, can be a potential candidate for a seedless diffusion barrier between intermetal dielectric (IMD) and copper interconnect for ≦45 nm technology. Ruthenium is a group VIII metal that has low electrical resistivity (resistivity ˜7 μΩ-cm) and high thermal stability (high melting point ˜2300° C.). It is relatively stable even in the presence of oxygen and water at ambient temperature. The thermal and electrical conductivities of Ru are twice those of Tantalum (Ta). Ruthenium also does not form an alloy with copper below 900° C. and shows good adhesion to copper. Therefore, the semiconductor industry has shown an interest in using Ru as a copper barrier layer. The low resistivity of Ru can be an advantage when trying to fill ruthenium coated features with copper without a seed layer.
In one embodiment, a barrier layer 106 may be formed in the apertures 120 defined in the dielectric layer 102. The optional barrier layer 106 may include one or more refractory metal-containing layers used as a copper-barrier material such as, for example, titanium, titanium nitride, titanium silicon nitride, tantalum, tantalum nitride, tantalum silicon nitride, tungsten and tungsten nitride, among others. The optional barrier layer 106 may be formed using a suitable deposition process, such as ALD, chemical vapor deposition (CVD) or physical vapor deposition (PVD). For example, titanium nitride may be deposited using a CVD process or an ALD process wherein titanium tetrachloride and ammonia are reacted. In one embodiment, tantalum and/or tantalum nitride is deposited as a barrier layer by an ALD process as described in commonly assigned U.S. Patent Publication 20030121608, published Jul. 3, 2003, and is herein incorporated by reference. The thickness of the optional barrier layer is between about 5 Å to about 150 Å and preferably less than 100 Å.
In one embodiment, a thin film of group VIII metal, such as ruthenium (Ru), rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt), may be used as an underlayer (or barrier layer) for the copper vias and lines. Such group VIII metal, which is resistant to corrosion and oxidation, may provide a surface upon which a copper layer is subsequently deposited using an electrochemical plating (ECP) process. The group VIII metal acts as a copper-barrier layer. The group VIII metal can also be deposited on the conventional barrier layer, such as Ta (tantalum) and/or TaN (tantalum nitride), to serve as a glue layer between the conventional barrier layer and copper. The group VIII metal is typically deposited using a chemical vapor deposition (CVD) process, atomic layer deposition (ALD) or a physical vapor deposition (PVD) process.
Referring to
Thereafter, referring to
It has been found that conventional copper plating processes for using 10-50 g/l of H2SO4, and plating current density of 2-10 mA/cm2 will not result in a thin continuous copper film (≦1000 Å) deposition on a Ru layer. A continuous copper film is formed on Ru when the plating current density and/or concentration of H2SO4 (or acidity) are increased beyond the values used in conventional copper plating. A minimum or critical current density (CCD) has been found where plating current densities equal to or above this value will form a thin continuous copper film on a Ru layer and current densities below this value will not form a thin continuous film on the Ru layer. The magnitude of the CCD is strongly dependent on the acidity of the plating solution.
It is well known that the kinetics of nucleation and crystal growth for electro-deposition is intimately related to the local electrochemical over-potential at the nucleation/growth sites. Over-potential is defined as the difference between the actual potential and the zero-current (open-circuit) potential. A high over-potential favors new crystal nucleation by lowering the critical nucleus size and increasing the density of nuclei, while a low electrochemical over-potential favors growth on existing crystallites. Further, the existence of sulfur-containing organic additives (e.g., accelerator) in the plating solution is believed to enhance the surface diffusion of Cu adatoms and thus promote crystal growth at the expense of nucleation. Cu adatoms are copper atoms that land on the substrate surface during plating and before they are incorporated into the Cu film. Since the plating current density depends on the electrochemical over-potential for a given bath, the copper deposit structure/morphology is therefore affected by the plating current density. Scanning electron microscopic (SEM) pictures, taken near the center of a substrate having an 1000 Å (measured near the edge of the substrate) copper film plated on an 100 Å Ru film in a 10 g/l sulfuric acid containing plating solution at a 3 mA/cm2 plating current, was found to have large crystallites and poor film deposition in the center region of the substrate. The 100 Å thick Ru film was deposited by PVD. According to the results shown in
When the plating current was increased to 30 mA/cm2, the density of the crystallites was found to increase and the sizes of the crystallites was found to decrease near the center of the substrate. However, no continuous copper film was formed on Ru surface since the plating current was below the CCD. As before, the Ru film was 100 Å thick and was deposited by PVD.
There are also disadvantages in increasing plating current. Generally, a high plating current density tends to result in poor gapfill. Generally, plating current densities of less than about 10 mA/cm2 have been found to encourage bottom-up gapfill. In order to reduce the plating current density to the range suitable for bottom-up gapfill, the concentration of sulfuric acid needs to be increased. When the sulfuric acid concentration is raised to 160 g/l and the plating current is at 5 mA/cm2, which is equal to the CCD at the particular acidic concentration, a continuous 1000 Å copper film was formed across a 100 Å Ru film on a substrate. However, cross-section SEM pictures show that voids were formed at the copper/Ru interface. When the plating current was raised to 10 mA/cm2 (2 times CCD of 5 mA/cm2) and the sulfuric acid concentration was maintained at 160 g/l, a continuous 5000 Å copper film was formed on a 100 Å Ru layer with no voids at the copper/Ru interface.
One of the reasons for the CCD dependence on bath acidity is related to the local electrochemical over-potential discussed above. Plating solution with low acidity has higher resistance. Therefore, higher CCD is needed to overcome the higher resistance in a plating bath with low acidity.
Recent research presented by Chyan et. al. from University of North Texas in American Chemical Society National Meeting in New Orleans, La., held in March 23 to Mar. 27, 2003, shows that ruthenium oxide (RuO2) has a metal-like conductivity, and copper also plates and adheres strongly to ruthenium oxide. The high CCDs observed on as-deposited Ru surface could be a result of Ru surface oxidation and/or the existence of organic surface contaminants. The “pure” Ru surface is suspected to be more active for Cu nucleation. Removing the surface oxide layer or organic surface contaminants by a pre-treatment process before copper plating could greatly reduce the plating current and the plating bath acidity required to form a thin continuous copper layer without copper/Ru interface voids.
RuO2+2H2-------->Ru+2H2O (1)
A substrate with 100 Å PVD Ru film is pre-treated by annealing just prior to Cu plating. The annealing process is performed in the presence of a hydrogen-containing gas, such as a forming gas, which contains 4% H2 and 96% N2, at a temperature between about room temperature to about 400° C., preferably between about 100° C. to about 400° C., a gas flow rate between about 1 sccm to about 20 slm, and under about 5 mTorr to about 1500 Torr for about 2 seconds to about 5 hours. The annealing time is preferably within 1 hour for manufacturing efficiency. The purpose of the substrate annealing is either to reduce the RuO2 surface back to Ru and/or to desorb the organic surface contaminants. In one embodiment, the hydrogen-containing gas is mixed with non-reactive gases, such as N2 or inert gases (e.g. Ar, He, etc.). For the purpose of desorbing organic surface contaminants, annealing with a non-reactive gas to Ru, such as N2 or inert gas (e.g., Ar), can be used. The annealing process can be performed in a single-wafer rapid thermal annealing chamber, available from Applied Materials in Santa Clara, Calif., or in a batch furnace.
The large reduction of CCD caused by the hydrogen-containing gas anneal is very important, since the reduction in CCD allows a Cu film to be deposited at current densities suitable for gapfill into submicron trench/via structures using acidic CuSO4 baths containing all practical acid concentrations in the range from about 10 g/l to about 300 g/l.
In one example, SEM pictures taken of a deposited 1000 Å copper film on annealed 80 Å ALD Ru, using a plating solution containing a sulfuric acid concentration of 100 g/l and a plating current density (PCD) of 3 mA/cm2 (equal to the CCD, PCD/CCD=1), showed that a continuous copper film was deposited with no voids between the copper/Ru interface. No voids between the copper/Ru interface is an indication of good copper (Cu) and Ru interface integrity and good adhesion of Cu on the annealed Ru surface. In a second example, SEM pictures taken of a deposited 1000 Å copper film on annealed 80 Å ALD Ru, using a plating solution containing a sulfuric acid concentration of 100 g/l and a plating current density of 4.5 mA/cm2 (or PCD/CCD=1.5), also showed that a continuous copper film was deposited with no voids between the copper/Ru interface. Similarly, plating current density of 7.5 mA/cm2 (or PCD/CCD=2.5), also achieved a continuous copper film with no voids between the copper/Ru interface. These results show that gas anneal pre-treatment lowers the plating current density and improves the Ru/Cu interface adhesion and integrity.
The copper/Ru interface shows good integrity without voids even when PCD/CCD equals to 1 when Cu is deposited on forming-gas annealed Ru surface. In contrast, when plating at the CCD (or PCD/CCD=1), the interface between copper and an un-annealed Ru surface will develop interfacial voids as described earlier. A clean Ru surface allows better copper nucleation and deposition and therefore the interface integrity is improved.
Another benefit of pre-treating the group VIII metal surface with hydrogen-containing gas anneal is the improved adhesion between copper and the group VIII metal. Experimental results have shown that the adhesion is better between Cu and the pre-treated, clean and possibly oxide free, Ru surface due to good copper/Ru interface integrity (no voids). Good interface integrity between the Cu and the Ru layers can be an important aspect in forming a reliable semiconductor device. Obviously, having a pre-treated Ru surface is critical to achieve high quality Cu deposition on Ru films.
Another aspect of Cu plating onto a forming-gas annealed Ru surface is the full substrate surface coverage by the plated Cu film due to the improved hydrophilicity mentioned above. The step coverage of copper plating on the substrate features should also improve since the annealed Ru surface is more hydrophilic and is more able to draw the plating solution deep into the features.
In addition to the annealing with a hydrogen-containing gas, the surface pre-treatment of the group VIII metal prior to direct copper plating can also be accomplished by other methods. One example of another pre-treatment method is a cathodic treatment in a copper-ion-free acid solution. The surface RuOx film can be cathodically reduced and the weakly-bound organic surface contaminants can be expelled from the surface by the cathodic polarization. One possible reduction reaction is shown in equation (2) below. The cathodic treatment can be performed in an integrated cell similar to the copper plating cell, as described below in association with
RuO2+4H*+4e−----->Ru+2H2O (2)
The cathodic treatment can be realized through potential control or current control. With the potential control approach, a reference electrode is needed to monitor the wafer potential, in addition to the working electrode, which is the thin as-deposited Ru film on the wafer surface, and an anode. The preferred reference electrode is a thin copper wire placed close to the substrate surface. The potential control can be realized through a potentiostat. The controlled Ru electrode potential, with respect to the copper reference electrode, is in the range of about 0 volt to about −0.5 volt. In addition to RuOx reduction to Ru, H2 evolution could occur on the Ru film surface. With the current control approach, a cathodic current will be passed between the substrate with as-deposited Ru and an anode. The current density should be in the range of about 0.05 mA/cm2 to about 1 mA/cm2. The treatment time should be in the range of about 2 seconds to about 30 minutes. However, for throughput concern, the treatment is preferably kept below 5 minutes.
After the surface pre-treatment, the substrate will be placed in a plating cell for copper plating to fill the interconnect features. The catholyte solution (the solution used to contact and plate metal/copper onto the substrate) generally includes several constituents. The constituents generally include a virgin makeup plating solution (a plating solution that does not contain any plating additives, such as levelers, suppressors, or accelerators, such as that provided by Shipley Ronal of Marlborough, Mass. or Enthone, a division of Cookson Electronics PWB Materials & Chemistry of London), water (generally included as part of the VMS, but may also be added), and a plurality of plating solution additives configured to provide control over various parameters of the plating process. The virgin plating solution will generally contain copper sulfate (CuSO4), water and acid, such as sulfuric acid. The plurality of additives will generally include an accelerator, a suppressor and/or a leveler.
Therefore, to assure the copper resistivity is kept as low as possible the plating catholyte should contain about 50 g/l to about 300 g/l of sulfuric acid, preferably between about 60 g/l to about 180 g/l. The sulfuric acid concentration in the range of about 50 g/l to about 300 g/l is greater than the acid concentration of conventional plating chemistry of about 10 g/l to about 40 g/l. In addition to the benefit of lowering the copper resistivity, high acidity in the plating bath also has the following benefits. First, the high acid level promotes the electrochemical activity of the organic additives in the bath. Second, the acid level will increase the electrochemical polarization slope to help plating into deep features with high aspect ratios (AR≧2). Third, the high acid level will tend to clean the barrier layer surface of micro-contaminants that can weaken the adhesion between the copper deposits and the barrier metal surface. Fourth, and finally, the high acid level tends to improve the electrolyte's ability to “wet” the barrier surface, since it tends to remove oxides and other surface contaminants. The acid used could be other types of acids, such as sulfonic acid (including alkane sulfonic acids). The molecular weight of H2SO4 is 98 g/mole. The molarity of 50 g/l sulfuric acid is 1.0. When dissolved in dilute solution, each H2SO4 molecule releases 2H+ ion. If another type of acid is used, instead of sulfuric acid, equivalent H+ concentration range should be used.
The desired copper concentration in the catholyte is between about 20 g/l and about 60 g/l, preferably between about 30 g/l and about 50 g/l of copper. The copper is generally provided to the solution via copper sulfate, and/or through the electrolytic reaction of the plating process wherein copper ions are provided to the solution via the anolyte from a soluble copper anode positioned in the anolyte solution. More particularly, copper sulfate pentahydrate (CuSO4.5H2O) may be diluted to obtain a copper concentration of about 40 g/l, for example. A common acid and copper source combination is sulfuric acid and copper sulfate, for example. The catholyte may also contain chlorine (Cl−) ions, which can be supplied by the addition of hydrochloric acid or copper chloride, for example, to the plating solution. The concentration of the chlorine (Cl−) ions may be between about 20 ppm and about 100 ppm.
The plating solution (catholyte) generally contains one or more plating additives to enhance various properties of the plated film. The additives may include suppressors at a concentration of between about 100 ppm and about 1000 ppm, preferably between about 100 ppm and 300 ppm. Exemplary suppressors include ethylene oxide and propylene oxide copolymers. Additives may also include accelerators at a concentration of between about 2 ppm and about 50 ppm, preferably within the range of between about 6 ppm and 30 ppm. Exemplary accelerators are based on sulfopropyl-disulfide (SPS) or mercapto-propane-sulphonate (MPSA) and their derivatives.
Additionally, a leveler, such as ViaForm leveler from Enthone of West Haven, Conn., may optionally be added to the catholyte solution at a concentration of between about 1 ml/l and about 12 ml/l, or more particularly, in the range of between about 1.5 ml/l and 4 ml/l. The temperature of the plating bath is generally maintained between about 10° C. and about 30° C.
Copper plating can be performed within a cell on the Electra Cu ECP® system or the SlimCell Copper Plating system, both of which are available from Applied Materials, Inc. of Santa Clara, Calif.
The annealing station 535, which will be further discussed herein, generally includes a two position annealing chamber, wherein a cooling plate/position 536 and a heating plate/position 537 are positioned adjacently with a substrate transfer robot 540 positioned proximate thereto, e.g., between the two stations. The robot 540 is generally configured to move substrates between the respective heating plate 537 and cooling plate 536. Further, although the annealing chamber 535 is illustrated as being positioned such that it is accessed from the link tunnel 515, embodiments of the invention are not limited to any particular configuration or placement. In one embodiment, the annealing station 535 may be positioned in direct communication with the mainframe 513, i.e., accessed by mainframe robot 520. For example, as illustrated in
In one embodiment, the annealing process is performed in an integrated annealing chamber, as shown as annealing chamber 535 in
As mentioned above, ECP system 500 also includes a processing mainframe 513 having a substrate transfer robot 520 centrally positioned thereon. Robot 520 generally includes one or more arms/blades 522, 524 configured to support and transfer substrates thereon. Additionally, the robot 520 and the accompanying blades 522, 524 are generally configured to extend, rotate, and vertically move so that the robot 520 may insert and remove substrates to and from a plurality of processing locations 502, 504, 506, 508, 510, 512, 514, 516 positioned on the mainframe 513. Similarly, factory interface robot 532 also includes the ability to rotate, extend, and vertically move its substrate support blade, while also allowing for linear travel along the robot track that extends from the factory interface 530 to the mainframe 513. Generally, process locations 502, 504, 506, 508, 510, 512, 514, 516 may be any number of processing cells utilized in an electrochemical plating platform. More particularly, the process locations may be configured as electrochemical plating cells, rinsing cells, bevel clean cells, spin rinse dry cells, substrate surface cleaning cells (which collectively includes cleaning, rinsing, and etching cells), electroless plating cells, metrology inspection stations, and/or other processing cells that may be beneficially used in conjunction with a plating platform. Each of the respective processing cells and robots are generally in communication with a process controller 511, which may be a microprocessor-based control system configured to receive inputs from both a user and/or various sensors positioned on the system 500 and appropriately control the operation of system 500 in accordance with the inputs.
In operation, the plating cell 600 of the invention provides a small volume (electrolyte volume) processing cell that may be used for copper electrochemical plating processes, for example. The plating cell 600 may be horizontally positioned or positioned in a tilted orientation, i.e., where one side of the cell is elevated vertically higher than the opposing side of the cell, as illustrated in
Assuming a tilted implementation is utilized, a substrate is first immersed into a plating solution contained within inner basin 602.
Once the substrate is immersed in the plating solution, the plating process includes applying a forward plating bias which promotes the deposition of the metal onto the substrate. The electrical bias can be applied as a constant current or voltage, a ramped current or voltage, or a stepped current or voltage to achieve the deposition characteristics desired. An initial higher current level is used to help the nucleation of the copper deposit on the substrate surface. For example, during the nucleation period, which is between t1 to t2 in
After the nucleation step, a lower current level is preferably used to gap-fill the features on the substrate. The gap-fill process is performed between times between t2 to t3. In one embodiment, a constant cathodic current is applied during this period, I2, which may be in a range between about 2 mA/cm2 and about 10 mA/cm2. This current density range may be optimized for bottom-up gapfill. This gap-fill period, t2 to t3, typically lasts between about 3 seconds to about 20 seconds to deposit about 200 Å to about 3000 Å of copper on the substrate surface.
A low current density during the gap-fill period is beneficial to fill the desired features, but the deposition rate is slow. Therefore, after a desired amount of copper film has been deposited during the gap-fill period, the current density is increased to improve deposition rate and chamber throughput. In one embodiment, an intermediate step is added to the processing sequence before the final bulk fill step to increase the deposition rate and also assure that the feature will be filled. The intermediate step can be run at a current density, I3, which is between the gap-fill current density, I2, and bulk-fill current density, I4, which is applied for a period of time between t3 to t4. The current density, I3, in this intermediate step period, t3 to t4, may be in a range between about 10 mA/cm2 and about 30 mA/cm2 and the duration t3 to t4 may be between about 0 second to about 10 seconds. In one embodiment, a final bulk-fill step is used in the gap-fill process at a current density, I4, in a range between about 40 mA/cm2 and about 60 mA/cm2. The duration, t4 to t5, of the bulk fill step may be between about 10 seconds and about 60 seconds. The bulk-fill plating will last until a layer having a final thickness has been reached, which may be between about 4000 Å and about 8000 Å.
In another embodiment, the plating voltage is used to control the deposition of the plated copper film.
After the nucleation period, a lower voltage level is preferably used to assist gap-fill of features on the substrate. The gap-fill period will last for the period between t12 to t13. In one embodiment a constant cathodic voltage, V2, applied during the gap-fill period may be between about 0.2 volt and about 2 volts. The gap-fill period, t12 to t13, typically lasts between about 3 seconds to about 20 seconds to deposit about 200 Å to about 3000 Å of copper on the substrate surface.
The lower voltage (equal to lower current) during the gap-fill period will improve gap-fill, but also lower the deposition rate of the plated film. Therefore, after the gap-fill period has been completed the voltage level can be raised to improve deposition rate and chamber throughput. In one embodiment, an intermediate step is added before the final bulk fill step to increase the deposition rate and also assure that the features will be filled. The intermediate step can be run at a voltage, V3, which is between the gap-fill voltage, V2, and the bulk-fill voltage, V4, and is applied for the period between t13 to t14. The voltage, V3, in this transitional period, t13 to t14, may be between about 2 volts and about 5 volts. The duration of the intermediate step, t13 to t14, may be between about 0 second and about 10 seconds. In one embodiment, the bulk-fill voltage, V4, may be between about 2 volts and about 10 volts which may be used to complete the gap-fill process. The duration, t14 to t15, of the bulk fill step may be between about 10 seconds to about 60 seconds. The bulk-fill plating will last until a layer having a final thickness of between about 4000 Å and about 8000 Å has been deposited.
During the nucleation periods, such as t1 to t2 in
Further, during the application of each of the above noted plating biases, the substrate may be rotated at between about 10 rpm and about 200 rpm, and preferably between about 20 rpm and about 100 rpm.
The experimental results and discussion related to Ru is merely used as examples. The inventive concept can be applied to other group VIII metals, such as rhodium (Rh), palladium (Pd), osmium (Os), iridium (Ir), and platinum (Pt).
Although several preferred embodiments which incorporate the teachings of the present invention have been shown and described in detail, those skilled in the art can readily devise many other varied embodiments that still incorporate these teachings.
This application claims the benefit of U.S. provisional patent application Ser. No. 60/579,129, entitled “Method Of Barrier Layer Surface Treatment To Enable Direct Copper Plating”, filed on Jun. 10, 2004, and U.S. provisional patent application Ser. No. 60/621,215, entitled “Plating Chemistry And Method Of Single-Step Electroplating Of Copper On A Barrier Metal”, filed on Oct. 21, 2004, which is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
60579129 | Jun 2004 | US | |
60621215 | Oct 2004 | US |