One or more exemplary embodiments disclosed herein relate generally to polycrystalline silicon thin-film forming methods, polycrystalline silicon thin-film substrates, silicon thin-film solar cells, and silicon thin-film transistor devices.
For manufacturing thin film silicon solar cells, thin film transistors, organic EL display devices, and liquid crystal display devices, it is required to form a polycrystalline silicon thin film, which is a functional layer, at a high speed. Furthermore, especially for manufacturing a thin-film silicon solar cell including a polycrystalline silicon thin film, it is required to make the polycrystalline silicon thin film as thick as 2 to 3 μm to enhance absorption ratio for solar light and increase conversion efficiency.
As a method of forming such a polycrystalline silicon thin-film forming method, conventionally, a method is available in which a microcrystalline silicon thin film is formed by a method of diluting source gas with a large flow of hydrogen gas (equal to or less than 5% of source gas) (see Patent Literature 1 (PTL) and PTL 2, for example). In this method, a microcrystalline silicon thin film is grown by: forming amorphous (non-crystalline) silicon on a substrate; etching a large part of the amorphous silicon with hydrogen radical in plasma; and crystallizing the silicon thin film.
[PTL 1] Japanese Unexamined Patent Application Publication No. H08-148690
[PTL 2] Japanese Unexamined Patent Application Publication No. H08-097427
In the conventional polycrystalline silicon thin-film forming method, a silicon thin film having a desired thickness is formed by repeating: forming a film of amorphous silicon on an insulator film by resolving source gas including a silicon element introduced to a reaction chamber of a plasma chemical vapor deposition (CVD) device; and etching and crystallizing a large part of the amorphous silicon. When growing the polycrystalline silicon thin film by the above plasma CVD method, it is in principle difficult to form the polycrystalline silicon thin film at a high speed, since the growth rate of the polycrystalline silicon thin film is, for example, a few nm/min.
The following describes the present disclosure specifically.
Therefore, to form a polycrystalline silicon thin film for use in a solar cell, in which a polycrystalline silicon thin film of a thick film having a thickness of as much as approximately 2 to 3 μm is required, by the above-described polycrystalline silicon thin-film forming method, it is required to repeat the above processes for a plurality of times. Generally, a film having a thickness of pm-order is called a thick film. Thus, it takes a long time to manufacture a polycrystalline silicon thin film, which means it is difficult to form such a polycrystalline silicon thin film with low cost and high throughput.
Furthermore, in the process of the plasma CVD method in the conventional technique, usage efficiency of the source gas is less than 5% which is low rate. Therefore, it takes a long time to grow a polycrystalline silicon thin film of a thick film, which causes a problem that cost for material is increased.
One non-limiting and exemplary embodiment provides a polycrystalline silicon thin-film forming method, a polycrystalline silicon thin-film substrate, a silicon thin-film solar cell, and a silicon thin-film transistor device by which a polycrystalline silicon thin film can be formed at a high speed.
In one general aspect, the techniques disclosed here feature a polycrystalline silicon thin-film forming method, the method including:
preparing a substrate; forming, above the substrate, a precursor of a first silicon thin film including a first polycrystalline silicon phase and a non-crystalline silicon phase; exposing the first polycrystalline silicon phase by etching the precursor of the first silicon thin film by a predetermined chemical etching process in which the non-crystalline silicon phase is etched preferentially over the first polycrystalline silicon phase; and growing, above the first silicon thin film which the first polycrystalline silicon phase is exposed, a second polycrystalline silicon phase using the first polycrystalline silicon phase as a seed crystal by a plasma chemical vapor deposition method, wherein the first polycrystalline silicon phase is formed continuously in a direction perpendicular to a thickness direction of the first silicon thin film.
These general and specific aspects may be implemented using a system, a method, an integrated circuit, a computer program, or a computer-readable recording medium such as a CD-ROM, or any combination of systems, methods, integrated circuits, computer programs, or computer-readable recording media.
Additional benefits and advantages of the disclosed embodiments will be apparent from the Specification and Drawings. The benefits and/or advantages may be individually obtained by the various embodiments and features of the Specification and Drawings, which need not all be provided in order to obtain one or more of such benefits and/or advantages.
The polycrystalline silicon thin-film forming method according to one or more exemplary embodiments or features disclosed herein provides a polycrystalline silicon thin-film forming method, a polycrystalline silicon thin-film substrate, a silicon thin-film solar cell, and a silicon thin-film transistor device by which a polycrystalline silicon thin film can be formed at a high speed.
These and other advantages and features will become apparent from the following description thereof taken in conjunction with the accompanying Drawings, by way of non-limiting examples of embodiments disclosed herein.
According to an exemplary embodiment disclosed herein, a polycrystalline silicon thin-film forming method includes: preparing a substrate; forming, above the substrate, a precursor of a first silicon thin film including a first polycrystalline silicon phase and a non-crystalline silicon phase; exposing the first polycrystalline silicon phase by etching the precursor of the first silicon thin film by a predetermined chemical etching process in which the non-crystalline silicon phase is etched preferentially over the first polycrystalline silicon phase; and growing, above the first silicon thin film which the first polycrystalline silicon phase is exposed, a second polycrystalline silicon phase using the first polycrystalline silicon phase as a seed crystal by a plasma chemical vapor deposition method, wherein the first polycrystalline silicon phase is formed continuously in a direction perpendicular to a thickness direction of the first silicon thin film.
With this, it is possible to accelerate the crystallization of the second polycrystalline silicon phase which is a major component of the second silicon thin film, using the first polycrystalline silicon phase that is a major component of the first silicon thin film as the seed crystal. As a result, despite being polycrystalline, the second silicon thin film can be formed at a film forming speed of between 60 and 200 nm/min inclusive, which is faster than the conventional film forming speed (equal to or less than 10 nm/min).
Furthermore, the first silicon thin film including the first polycrystalline silicon phase as the major component is formed first above the substrate, and then the second silicon thin film including the second polycrystalline silicon phase as the major component is formed, using the first polycrystalline silicon phase as a seed crystalline layer. Therefore, a second silicon thin film including a good-quality polycrystalline silicon phase as the major component can be formed, without being influenced by so-called base, namely a substrate, an electrode formed on the substrate, or material and crystalline of an interlayer.
Furthermore, in the polycrystalline silicon thin-film forming method according to an exemplary embodiment disclosed herein, the predetermined chemical etching process may be a dry etching process in which the first silicon thin film is irradiated with hydrogen plasma.
Since hydrogen plasma etches the non-crystalline silicon phase faster than etching the polycrystalline silicon phase, the non-crystalline silicon phase can be etched preferentially over the polycrystalline silicon phase. Thus, the predetermined chemical etching process is appropriate in forming of the first silicon thin film including the first polycrystalline silicon phase as the major component.
By irradiating the first silicon thin film with hydrogen plasma, the polycrystalline silicon phase is also irradiated with hydrogen plasma. However, since hydrogen included in hydrogen plasma has the smallest mass from among all of the elements, the crystalline of the polycrystalline silicon phase cannot be destroyed as in a physical sputtering, even when the polycrystalline silicon phase is irradiated with hydrogen plasma. Therefore, in the forming of the second silicon thin film including the second polycrystalline silicon phase as the major component, it is appropriate to use hydrogen plasma to form the first silicon thin film, which includes the first polycrystalline silicon phase having an even crystalline as the major component, as the seed crystal used in the forming of the second silicon thin film including the second polycrystalline silicon phase as the major component.
Furthermore, in the polycrystalline silicon thin-film forming method according to an exemplary embodiment disclosed herein, the forming of the precursor of the first silicon thin film may include: forming a non-crystalline silicon thin film above the substrate; and annealing the non-crystalline silicon thin film to form the precursor of the first silicon thin film including the first polycrystalline silicon phase and the non-crystalline silicon phase.
The non-crystalline silicon thin film has a few selectivity of material and heat resistant temperature of the substrate. Therefore, the non-crystalline silicon thin film can be formed above substrates including various materials, such as a glass substrate, a substrate which a metal film is formed above a glass substrate, or a metal substrate. With this, since the non-crystalline silicon thin film is annealed after the non-crystalline silicon thin film is formed, it is possible to form the precursor of the first silicon thin film, which includes the first polycrystalline silicon phase and the non-crystalline silicon phase, on substrates including various materials, such as a glass substrate, a substrate which a metal film is formed above a glass substrate, or a metal substrate.
Furthermore, in the polycrystalline silicon thin-film forming method according to an exemplary embodiment disclosed herein, the annealing of the non-crystalline silicon thin film may be performed by irradiating the non-crystalline silicon thin film with a laser beam.
With this, when the substrate is a glass substrate, a substrate which a metal film is formed above a glass substrate, or a metal substrate, it is possible to decrease a heat load placed on each of the various materials constituting the substrate. Therefore, the precursor of the first silicon thin film including the first polycrystalline silicon phase and the non-crystalline silicon phase can be formed with minimum thermal deformation and thermal transformation while maintaining a flatness of the substrate.
Furthermore, in the polycrystalline silicon thin-film forming method according to an exemplary embodiment disclosed herein, the first polycrystalline silicon phase included in the first silicon thin film may be granular and may have a crystal grain diameter of approximately 15 nm to approximately 60 nm inclusive.
With this, the grain diameter of the first polycrystalline silicon phase included in the first silicon thin film is made to be approximately 15 nm to approximately 60 nm inclusive, whereby it is possible to make the seed crystal an appropriate seed crystal for growing the second polycrystalline silicon phase at a high speed.
Furthermore, in the polycrystalline silicon thin-film forming method according to an exemplary embodiment disclosed herein, in the growing of the second polycrystalline silicon phase, the second silicon thin film including the second polycrystalline silicon phase as a major component may be formed by growing the second polycrystalline silicon phase using the first polycrystalline silicon phase as the seed crystal.
Furthermore, the polycrystalline silicon thin film forming method according to an exemplary embodiment disclosed herein may further include, after the growing of the second polycrystalline silicon phase, the forming of the first polycrystalline silicon phase, the exposing of the first polycrystalline silicon phase, and the growing of the second polycrystalline silicon phase, again.
Furthermore, a polycrystalline silicon thin-film substrate according to an exemplary embodiment disclosed herein includes: a substrate; and a first silicon thin film formed above the substrate and including a first polycrystalline silicon phase as a major component, and a second silicon thin film formed above the first silicon thin film and including a second polycrystalline silicon phase as a major component, wherein the first silicon thin film is obtained by reforming, as the first silicon thin film, a precursor of the first silicon thin film including the first polycrystalline silicon phase and a non-crystalline silicon phase, by exposing the first polycrystalline silicon phase by etching the precursor of the first silicon thin film by a predetermined chemical etching process in which the non-crystalline silicon phase is etched preferentially over the first polycrystalline silicon phase, the second silicon thin film is formed by growing the second polycrystalline silicon phase, as the second silicon thin film, above the first silicon thin film using the first polycrystalline silicon phase as a seed crystal by the plasma chemical vapor deposition method, and the first silicon thin film has a thin film structure in which the first polycrystalline silicon phase is formed continuously in a direction perpendicular to a thickness direction of the first silicon thin film.
With this, it is possible to obtain a polycrystalline silicon thin-film substrate from a second polycrystalline silicon phase, by growing the first polycrystalline silicon phase included in the first silicon thin film as the seed crystal.
Furthermore, a silicon thin-film solar cell according to an exemplary embodiment disclosed herein includes: the polycrystalline silicon thin-film substrate according to claim 8; a first electrode provided between the substrate of the polycrystalline silicon thin-film substrate and the first silicon thin film; and a second electrode provided above a side of the second silicon thin film, the side being opposite from a side below which the first silicon thin film is formed.
With this, the silicon thin-film solar cell can provide a solar cell including: a first electrode provided between the substrate and the first silicon thin film; and a second electrode provided above a side of the first silicon thin film. The side is opposite from a side below which the first silicon thin film is formed.
Furthermore, a silicon thin-film transistor device according to an exemplary embodiment disclosed herein includes: the polycrystalline silicon thin-film substrate according to claim 8; (i) a source electrode formed over a first end of the first silicon thin film and a first end of the second silicon thin film and (ii) a drain electrode formed over a second end of the first silicon thin film and a second end of the second silicon thin film; a gate insulator film formed (i) in a given region, above the second silicon thin film, where the source electrode and the drain electrode are not formed (ii) and above the source electrode and the drain electrode; and a gate electrode formed (i) above the gate insulator film and (ii) above a region where the first silicon thin film and the second silicon thin film are formed, wherein the first silicon thin film is a first channel layer, and the second silicon thin film is a second channel layer.
With this, the first silicon thin film also serves as an impurity barrier layer which prevents impurity ion, such as Na, from penetrating from the substrate to the second silicon thin film that is the channel layer. Accordingly, a top-gate silicon thin-film transistor device can be provided in which it is not required to form a new impurity barrier layer on the substrate.
Furthermore, a silicon thin-film transistor device according to an exemplary embodiment disclosed herein includes: the polycrystalline silicon thin-film substrate according to claim 8; a gate electrode formed between the substrate and the first silicon thin film; a gate insulator film formed (i) above the gate electrode and (ii) in a region, above the substrate, where the gate electrode is not formed; and (i) a source electrode formed over a first end of the first silicon thin film and a first end of the second silicon thin film and (ii) a drain electrode formed over a second end of the first silicon thin film and a second end of the second silicon thin film; wherein the first silicon thin film is a first channel layer, and the second silicon thin film is a second channel layer.
With this, the first silicon thin film also serves as an impurity barrier layer which prevents impurity ion, such as Na, from penetrating from the substrate to the second silicon thin film that is the channel layer. Accordingly, a bottom-gate silicon thin-film transistor device can be provided in which it is not required to form a new impurity barrier layer on the substrate.
These general and specific aspects may be implemented using a system, a method, an integrated circuit, a computer program, or a computer-readable recording medium such as a CD-ROM, or any combination of systems, methods, integrated circuits, computer programs, or computer-readable recording media.
Hereinafter, certain exemplary embodiments are described in greater detail with reference to the accompanying Drawings.
Each of the exemplary embodiments described below shows a general or specific example. The numerical values, shapes, materials, structural elements, the arrangement and connection of the structural elements, steps, the processing order of the steps etc. shown in the following exemplary embodiments are mere examples, and therefore do not limit the scope of the appended Claims and their equivalents.
Therefore, among the structural elements in the following exemplary embodiments, structural elements not recited in any one of the independent claims are described as arbitrary structural elements.
The following describes embodiments. Although the following description is based on the embodiments below and the drawings attached, the embodiments and the drawings are given for illustrative purpose only and are not intended to limit the scope of the present inventive concept.
The following describes the polycrystalline silicon thin-film forming method according to the present embodiment with taking a polycrystalline silicon thin-film substrate as an example.
As shown in
A polycrystalline silicon thin-film substrate 30 is formed in the following process.
First, a crystalline seed crystal layer is formed (S11). As shown in
Here, it is possible to also include a preparation process to chemically wash or etch a surface of the glass substrate 31, before forming the precursor 32 of the first silicon thin film. Thus, it is possible to make it difficult for alkali elemental component on the glass surface or impurities on the surface of the glass substrate to penetrate into the precursor 32 of the first silicon thin film from the glass substrate 31.
Next, processing is performed to expose the crystal face of the non-crystalline silicon phase 32b of the precursor 32 of the first silicon thin film (S12). As shown in
Here, the predetermined chemical etching process performed in S12 is, for example, dry etching in which the precursor 32 of the first silicon thin film is irradiated with hydrogen plasma. Since hydrogen plasma etches the non-crystalline silicon phase 32b faster than etching the first polycrystalline silicon phase 32a, the non-crystalline silicon phase 32b can be etched preferentially over the first polycrystalline silicon phase 32a.
Then, after the precursor 32 of the first silicon thin film is reformed to the first silicon thin film 32c, the crystalline silicon layer 33 is grown from the crystal face of the first silicon thin film 32c (S13). As shown in
Described next is substrate temperature dependency seen when the non-crystalline silicon phase 32b of the precursor 32 of the first silicon thin film is etched.
In
When the substrate temperature reaches approximately 320 degrees Celsius, as shown in
When the substrate temperature reaches greater than or equal to approximately 450 degrees Celsius, hydrogen atoms in the non-crystalline silicon phase 32b fall out, film quality of the precursor 32 of the first silicon thin film is deteriorated, and film quality of the crystalline Si layer 33, which is epitaxially grown using the first polycrystalline silicon phase 32a after etching of the non-crystalline silicon phase 32b, is deteriorated. Therefore, it can be recognized that the substrate temperature greater than or equal to 450 degrees Celsius is not appropriate for etching the non-crystalline silicon phase 32b.
Accordingly, as shown in
Although the above-described RF power density of 0.4 W/cm2 is out of the optimum range that is between 1 and 1.8 W/cm2 shown in
Described next is pressure dependency seen when the non-crystalline silicon phase 32b of the precursor 32 of the first silicon thin film is etched.
As shown in
Furthermore, it can be recognized that, when the pressure is approximately 0.5 Torr to 2 Torr, hydrogen radical is increased, whereby the defects formed by dry etching are decreased, and the lifetime is increased, while when the pressure is greater than or equal to 2 Torr, the non-crystalline silicon phase 32b is etched by hydrogen radical, whereby the carriers are trapped by the defects caused by the etching, and the lifetime is decreased. In other words, it can be recognized that, the non-crystalline silicon phase 32b is etched by hydrogen radical when the pressure is greater than or equal to 2 Torr, and therefore the pressure greater than or equal to 2 Torr is appropriate for etching the non-crystalline silicon phase 32b.
Although the above-described RF power density of 0.4 W/cm2 is out of the optimum range that is between 1 and 1.8 W/cm2 shown in
Next, the interelectrode distance dependency is described.
In
It is to be noted that it has been found by the inventors of the present application that hydrogen plasma is hardly generated when the interelectrode distance is equal to or less than 10 mm. Hydrogen plasma is generated even when the interelectrode distance is equal to or less than 10 mm, however, the electric discharge is unstable. If conditions on the pressure, power, and firing step, for example, are changed, stable plasma can be generated even when the interelectrode distance is approximately 10 mm. Accordingly, it is possible to etch the non-crystalline silicon phase 32b even when the interelectrode distance is approximately 10 mm.
Although the above-described RF power density of 0.5 W/cm2 is out of the optimum range that is between 1 and 1.8 W/cm2 shown in
According to
It can be recognized that the thickness of the first silicon thin film 32c and the crystalline silicon layer 33 is approximately 60 nm at this time. This means the polycrystalline silicon thin-film substrate 30 of a thick film, which is desired, is obtained by the above-described forming method. The film forming speed at this time is 100 nm/min.
Accordingly, with the present embodiment, the polycrystalline silicon thin film of a thick film can be obtained at a high speed by the above-described polycrystalline silicon thin-film forming method.
The following describes Embodiment 2 according to the present disclosure. The polycrystalline silicon thin-film forming method according to the present embodiment is different from the polycrystalline silicon thin-film forming method according to Embodiment 1 in that (i) a non-crystalline silicon thin film is preliminarily formed above a glass substrate and (ii) a precursor of a first silicon thin film including a first polycrystalline silicon phase and a non-crystalline silicon phase is formed by annealing the non-crystalline silicon thin film.
The non-crystalline silicon thin film is annealed by, for example, heating the glass substrate above which the non-crystalline silicon thin film is formed until the glass substrate reaches at a predetermined temperature. The temperature for annealing is, for example, between 500 degrees Celsius and 800 degrees Celsius inclusive and annealing is continued for 30 seconds to 3 hours.
A polycrystalline silicon thin-film substrate according to the present embodiment is formed in the following process.
First, as shown in
Then, in the same manner as in Embodiment 1, as shown in
Furthermore, as shown in
Accordingly, with the present embodiment, the polycrystalline silicon thin film of a thick film can be obtained at a high speed by the above-described polycrystalline silicon thin-film forming method.
The following describes Embodiment 3 according to the present disclosure. The polycrystalline silicon thin-film forming method according to the present embodiment is different from the polycrystalline silicon thin-film forming method according to Embodiment 1 in that (i) a non-crystalline silicon thin film is preliminarily formed above a glass substrate and (ii) a precursor of a first silicon thin film including a first polycrystalline silicon phase and a non-crystalline silicon phase is formed by annealing the non-crystalline silicon thin film by laser irradiation.
The non-crystalline silicon thin film is annealed by irradiating the non-crystalline silicon thin film with a laser beam. The laser used here is, as an example, a CW laser having a wavelength of 532 nm, energy of 70 kW/cm2, and a scanning speed of the laser of 350 mm/s.
A polycrystalline silicon thin film according to the present embodiment is formed in the following process.
First, as shown in
Then, in the same manner as in Embodiment 1, as shown in
Furthermore, as shown in
By annealing the non-crystalline silicon thin film by laser irradiation in the above manner, it is possible to decrease a heat load placed on each of the various materials included in the substrate. Therefore, the precursor of the first silicon thin film including the first polycrystalline silicon phase and the non-crystalline silicon phase can be formed with minimum thermal deformation and thermal transformation and while maintaining a flatness of the substrate.
The following describes Embodiment 4 according to the present disclosure. In the present embodiment, description is provided on a solar cell including a polycrystalline silicon thin-film substrate.
When solar light is incident from below the glass substrate 116, that is from the direction indicated by the arrow shown in
Here, the glass substrate 116 corresponds to the substrate in the present disclosure. The p-crystalline Si layer 115 is a seed crystal layer and corresponds to the first silicon thin film in the present disclosure. The i-crystalline Si layer 114 is a layer epitaxially grown from the p-crystalline Si layer 115, and corresponds to the second silicon thin film in the present disclosure. The transparent electrode 112a corresponds to the first electrode, the metal electrode 111 and the transparent electrodes 112b correspond to the second electrodes, in the present disclosure.
Forming the solar cell 110 with the polycrystalline silicon thin-film substrate makes it possible to form a solar cell requiring forming of a polycrystalline silicon thin film of a thick film at a high speed.
The following describes an example of a modification of Embodiment 4.
A solar cell 200 shown in
Here, the n-non-crystalline Si layer 217 and the i-non-crystalline Si layer 218 are formed with amorphous silicon (a-Si), and the n-non-crystalline Si layer 217, the i-non-crystalline Si layer 218, and the p-crystalline Si layer 219 constitute a first photoelectric conversion unit. The thickness of the i-non-crystalline Si layer 218 is, for example, approximately 500 nm.
The n-crystalline Si layer 213, the i-crystalline Si layer 214, and the p-crystalline Si layer 215 are formed with microcrystalline silicon (mc-Si) having a crystal grain diameter of approximately 15 nm to approximately 60 nm inclusive, and the n-crystalline Si layer 213, the i-crystalline Si layer 214, and the p-crystalline Si layer 215 constitute a second photoelectric conversion unit. The thickness of the i-crystalline Si layer 214 is, for example, approximately 2 to 3 μnm.
The transparent electrodes 212a and 212b are formed with ITO and the metal electrode is formed with Ag, for example.
When solar light is incident from below the glass substrate 216, that is from the direction indicated by the arrow shown in
At this time, with the tandem configuration of the solar cell including the first photoelectric conversion unit and the second photoelectric conversion unit, the solar light having a plurality of spectra can be simultaneously converted into electricity.
Furthermore, by forming the first polycrystalline silicon phase with microcrystalline silicon, it is possible to make the first polycrystalline silicon phase an appropriate seed crystal for growing the second polycrystalline silicon phase at a high speed. Thus, the second silicon thin film can be grown at an even higher speed.
The following describes Embodiment 5 according to the present disclosure. In the present embodiment, description is provided on a solar cell module including a polycrystalline silicon thin-film substrate.
The following describes the forming method of the solar battery module 300.
First, as shown in
Then, as shown in
Next, as shown in
Furthermore, the second photoelectric conversion unit 321 configured with the mc-Si p-i-n layer is formed above the photoelectric conversion unit 320. The configuration of the second conversion unit 321 is similar to that of the second photoelectric conversion unit shown in the modification of Embodiment 4, namely the n-crystalline Si layer 213, the i-crystalline Si layer 214, and the p-crystalline Si layer 215.
Next, as shown in
Next, as shown in
Then, as shown in
In this manner, with the configuration including the polycrystalline silicon thin-film substrate, a solar battery module including a plurality of solar cells can be formed at a high speed.
The following describes Embodiment 6 according to the present disclosure. In the present embodiment, description is provided on a top-gate transistor including the polycrystalline silicon thin-film substrate shown in Embodiment 1.
Furthermore, the seed crystalline Si layer 402b as the first silicon thin film also serves as an impurity barrier layer which prevents impurity ion, such as Na, from penetrating from the substrate to the crystalline Si layer 402a which serves as the second silicon thin film that is the channel layer. The seed crystalline Si layer 402b is the first channel layer and the crystalline Si layer 402a is the second channel layer, in the present disclosure.
The following describes the method of forming the transistor 400.
First, as shown in
Next, as shown in
Next, as shown in
Furthermore, as shown in
Next, as shown in
Furthermore, as shown in
In this manner, with the configuration including the polycrystalline silicon thin-film substrate, the top-gate thin-film transistor 400 can be formed at a high speed. Furthermore, since the seed crystalline Si layer 402b also serves as an impurity barrier layer which prevents impurity ion, such as Na, from penetrating from the substrate to the crystalline Si layer 402a that is the channel layer, there is no need to form a new impurity barrier layer on the substrate.
This can decrease the time required for forming the thin-film transistor.
The following describes a modification of Embodiment 6 according to the present disclosure. Description on the top-gate transistor 400 has been provided in Embodiment 5. In the present modification, a bottom-date transistor 500 is described.
Description on a method of forming the transistor 500 is omitted since it is similar to that of the transistor shown in Embodiment 5.
In this manner, with the configuration including the polycrystalline silicon thin-film substrate, the bottom-gate thin-film transistor 500 can be formed at a high speed.
The following describes Embodiment 7 according to the present disclosure. In the present embodiment, an organic EL display is described in which a pixel circuit is configured with the above-described polycrystalline silicon thin-film substrate transistor.
As shown in
As shown in
As shown in
The first transistor 740 includes a gate electrode 741, a source electrode 742, and a drain electrode 743. The second transistor 750 includes a gate electrode 751, a drain electrode 752, and a source electrode 753. The gate line 721 is connected to the gate electrode 741 of the first transistor 740, and the source line 722 is connected to the source electrode 742 of the first transistor 740.
The first transistor 740 and the second transistor 750 are, for example, configured with the bottom-gate thin-film transistor configured with the above-described polycrystalline silicon thin-film substrate. With the above configuration, it is possible to form the pixel circuit 730 of the pixel 710 included in the display 600 at a high speed.
The herein disclosed subject matter is to be considered descriptive and illustrative only, and the appended Claims are of a scope intended to cover and encompass not only the particular embodiments disclosed, but also equivalent structures, methods, and/or uses.
For example, although dry etching using hydrogen plasma is applied as the predetermined chemical etching process to etch the non-crystalline silicon phase of the precursor of the first silicon thin film in the above-described embodiments, the chemical etching process is not limited to the above and other methods may be applied. For example, dry etching using Ar plasma may be applied.
Although the second polycrystalline silicon phase is formed by the plasma CVD method in the above-described embodiments, other methods may be applied so long as the second polycrystalline silicon phase is grown using the first polycrystalline silicon phase as the seed crystal. Furthermore, the condition for forming the second polycrystalline silicon phase is not limited to the conditions indicated in the above-described embodiments, and may be changed as appropriate.
Although the annealing of the non-crystalline silicon thin film is performed by the CW laser irradiation in the above-described embodiments, other types of laser may be used. Furthermore, the condition for annealing is not limited to the conditions indicated in the above-described embodiments, and may be changed as appropriate.
Furthermore, other embodiments achieved by combining arbitrary constituents in the above embodiments, modification examples obtained by applying various modifications conceived by those skilled in the art to the above embodiments within a scope that does not deviate from the spirit of the present disclosure, and various devices including the polycrystalline silicon thin-film substrate, the silicon thin film solar battery, and the silicon thin-film transistor device according to the present disclosure are also included in the present disclosure. For example, a liquid crystal display or an organic EL display is also included in the present disclosure as a display including the silicon thin-film transistor according to the present disclosure.
The polycrystalline silicon thin-film forming method and the polycrystalline silicon thin film according to one or more exemplary embodiments disclosed herein are applicable to polycrystalline silicon thin-film substrates, polycrystalline silicon thin-film solar cells, and silicon thin-film transistor devices, and particularly useful for panel displays such as an organic EL panel displays.
Number | Date | Country | Kind |
---|---|---|---|
2010-145461 | Jun 2010 | JP | national |
This is a continuation application of PCT International Application No. PCT/JP2011/003399 filed on Jun. 15, 2011, designating the United States of America, which is based on and claims priority of Japanese Patent Application No. 2010-145461 filed on Jun. 25, 2010. The entire disclosures of the above-identified applications, including the specifications, drawings and claims are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2011/003399 | Jun 2011 | US |
Child | 13716529 | US |