Claims
- 1. A method for reducing coupled noise in a multilayer circuit board having a plurality of signal lines disposed within a set of wiring channels on each of a plurality of layers, the wiring channels being greater in number than the number of signal lines; and, a plurality of vias disposed within a set of via channels and traversing the layers and connecting the signal lines into electrical nets, the via channels being greater in number than the number of bias; said method for reducing coupled noise comprising the steps of:
- determining the locations of unused ones of the wiring channels and unused ones of the via channels;
- providing shield lines disposed within the unused wiring channels and unused via channels; and,
- electrically interconnecting the shield lines with one another and to a reference voltage so as to electromagnetically shield at least one of said nets.
- 2. The method of claim 1 wherein the step of electrically interconnecting comprises the further step of coupling the shield lines to a ground pin pad of each of a plurality of chips on the circuit board, each by way of a terminating resistance.
- 3. The method of claim 1 wherein the step of electrically interconnecting comprises the further step of electrically connecting the shield lines to a ground plane of the circuit board.
- 4. The method of claim 2 wherein the terminating resistance is no greater than 5 thousand ohms.
- 5. The method of claim 3 wherein the shield lines are connected to the ground plane by way of a terminating resistance of no greater than 5 thousand ohms.
- 6. A method for reducing coupled noise in a multilayer circuit board having a plurality of signal lines disposed within a set of fixed wiring channels on each of a plurality of layers, the wiring channels being greater in number than the number of signal lines; and, a plurality of bias disposed within a set of fixed via channels and traversing the layers and connecting the signal lines into electrical nets, the via channels being greater in number than the number of vias; said method for reducing coupled noise comprising the steps of:
- determining the locations of unused ones of the wiring channels and unused ones of the via channels;
- providing electromagnetic shield lines disposed within the unused wiring channels and unused via channels; and,
- interconnecting the shield lines with one another, to a ground plane of the circuit board and to a ground pin pad of each of a plurality of chips on the circuit board, each by way of a terminating resistance of no greater than 5 thousand ohms.
Parent Case Info
This is a continuation of copending application Ser. No. 07/886,545, filed on May 20, 1992, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2243578 |
Apr 1975 |
FRX |
2264112 |
Jul 1974 |
DEX |
2092830 |
Aug 1982 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Havant GB, "Printed Circuit Card/Board Shielded Assembly", Research Disclosure, No. 285, p. 56, Jan. 1988. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
886545 |
May 1992 |
|