The present disclosure relates to plasma processing chambers, such as, a plasma etching chamber having a substrate support assembly with an array of thermal control elements achieving a spatial temperature profile on a semiconductor substrate distribution during plasma processing.
Critical dimension (CD) control is a challenge during semiconductor substrate manufacturing steps such as plasma etching. The uniformity of CD across the substrate can also affect the yield of chips from the substrate. In known semiconductor manufacturing nodes, a CD uniformity of <1 nm can be specified.
Controlling temperature is not an easy task for several reasons. First, many factors can affect heat transfer, such as the locations of heat sources and heat sinks, and the movement, materials and shapes of the media. Second, heat transfer is a dynamic process. Unless the system in question is in heat equilibrium, heat transfer can occur and the temperature profile and heat transfer will change with time. Third, non-equilibrium phenomena, such as plasma, which of course is always present in plasma processing, make the theoretical prediction of heat transfer behavior of any practical plasma processing apparatus very difficult if not impossible.
The substrate temperature profile in a plasma processing apparatus is affected by many factors, such as the plasma density profile, the radio frequency (RF) power profile and the detailed structure of the various heating and cooling elements in the electrostatic chuck assembly, hence the substrate temperature profile is often not uniform and difficult to control with a small number of heating or cooling elements. This deficiency translates to non-uniformity in the processing rate across the whole substrate and non-uniformity in the critical dimension of the device dies on the substrate.
In known plasma processing systems, control electronics for the electrostatic chuck system having one or more thermal control elements such as heaters or peltier devices, can be sensitive to RF noise. As a result, the control electronics are isolated from the active RF of the plasma processing by being located outside of the processing chamber. That is, in known systems the control electronics for the substrate support assembly are located on a high voltage side of an RF filter at a position that is outside the plasma processing chamber. The electrostatic chuck control electronics, on the other hand, are on the low RF voltage side of the RF filter. This arrangement is known to reduce the RF voltage on the ESC heater power lines to levels that do not interfere with the control electronics. When the number of power lines is small (e.g., less than 8-10 power lines), such as for a substrate support assembly having a single temperature control element, the RF filter can be of relatively small size and expense. However, for an electrostatic chuck system having multiple thermal control elements, the number of power lines between the switching control electronics and the electrostatic chuck assembly can be much greater than 8-10 lines (e.g., 16 or 28 pairs of wires), and the RF filter can become prohibitively bulky and expensive. The size, cost, and complexity in RF filtering for electrostatic chuck systems present limitations and problems in the design of electrostatic chuck systems and plasma processing chambers with very tight control on process uniformity (e.g. <1 nm variation in CD).
According to one embodiment, a semiconductor substrate support for supporting a semiconductor substrate in a plasma processing chamber includes an array of heaters operable to tune a spatial temperature profile on the semiconductor substrate, the heaters powered by two or more power supply lines and two or more power return lines wherein each power supply line is connected to at least two of the heaters and each power return line is connected to at least two of the heaters, a power distribution circuit mated to a baseplate of the substrate support, the power distribution circuit including wiring connected to each power supply and power return line of the heater array; and a switching device connected to the power distribution circuit to independently supply power to each one of the heaters via one of the power supply lines and one of the power return lines so as to provide time-averaged power to each of the heaters by time divisional multiplexing of a plurality of switches.
According to another embodiment, a method of plasma etching a semiconductor substrate such as a wafer in a plasma processing chamber including the forgoing substrate support includes independently supplying power to each one of the thermal control elements via one of the power supply lines and one of the power return lines to provide time-averaged power to each of the thermal control elements by time-divisional multiplexing of a plurality of switches of the power switching device.
In the following, the disclosure will be described in greater detail by means of exemplary embodiments and with reference to the attached drawings:
Considering the complex nature of temperature control on the surface of a substrate support assembly in a plasma processing chamber, it would be advantageous to incorporate multiple independently controllable planar thermal control elements in the substrate support assembly to enable the apparatus to actively create and maintain the desired spatial and temporal temperature profile, and to compensate for other adverse factors that affect CD uniformity, e.g., non-uniformity caused by upstream or downstream processes. Moreover, the size, complexity, and number of RF filtering components can be reduced by arranging the power distribution, control, and switching electronics on a low voltage side of the RF filtering components, e.g., at a location inside the plasma processing chamber.
It should be appreciated that while the detailed design of the plasma processing apparatus 100 may vary, in exemplary embodiments RF power is coupled through the substrate support assembly 106. While a capacitively coupled plasma chamber is shown, the plasma processing apparatus can rely on other mechanisms to generate plasma, such as inductive coupling (transformer coupling), helicon, electron cyclotron resonance, or the like. For instance, high density plasma can be produced in a transformer coupled plasma (TCP™) processing chamber, or in an electron cyclotron resonance (ECR) processing chamber. For example, in a transformer coupled plasma processing chamber, RF energy is inductively coupled through a dielectric window into the chamber. In addition, a plasma processing apparatus 100 can be configured with a high-density plasma source, such as an inductively coupled plasma (ICP) source, in conjunction with a radio frequency (RF) biased substrate electrode. A plasma processing apparatus in the context of exemplary embodiments of the present disclosure is not limited to the above-described examples, and can be any of a number of suitable implementations as desired.
The substrate support assembly 200 can be configured for a variety of functions during plasma processing, such as supporting the substrate, tuning the substrate temperature, and supplying radio frequency power. To achieve these functions, the substrate support assembly can include an electrostatic chuck (ESC) assembly 202. The ESC assembly 202 can include a ceramic layer 204, a primary heating plate 206, an auxiliary heating layer 208, and a cooling plate (e.g., baseplate) 210. The ceramic layer 204 includes one or more clamping electrodes (e.g., monopolar or bipolar) 212 for electrostatically clamping a substrate onto the substrate support assembly 200 during processing. The ESC ceramic layer 204 is located above the primary heating plate 206. In an exemplary embodiment, the ESC ceramic layer 204 can be bonded to the auxiliary heating layer 208, which is bonded to the primary heating plate 206. When DC voltage is applied to the clamping electrode 212, an electrostatic clamping force is established and adheres the substrate 108 to the substrate support surface 201 of the ESC ceramic layer 204.
The primary heating plate 206 can include one or more primary heaters 214 incorporated in a laminate of two electrically insulating layers 206A and 206B or be attached to a metal plate (not shown). The electrically insulating layers 206A, 206B can be formed of a polymer material, an inorganic material, a ceramic such as silicon oxide, alumina, yttria, aluminum nitride or any other suitable insulating material as desired. When connected to DC power, the one or more primary heaters 214 generate a substantial portion of heat to achieve a desired surface temperature profile of the substrate support surface 201. The primary heating plate 206 can be above or below the auxiliary heating layer 208.
The auxiliary heating layer 208 can be ceramic or polymer layer(s) and can include multiple independently controlled thermal control elements 216 embedded therein. Fine tuning of the surface temperature profile established by the primary heating plate 206 can be provided by the thermal control elements 216, which through suitable selection and timing can reduce temperature differences across the substrate support surface 201. The thermal control elements 216 can include an array of heaters operable to tune a spatial temperature profile on the semiconductor substrate support surface. In an exemplary embodiment, the heater array can include at least 49 local temperature elements, such as film heaters, diodes, thermo-electronic (Peltier) elements, and resistance heaters arranged in any suitable geometric array or pattern. It should be understood that in exemplary embodiments, the heater array can include a single type of local temperature element or any combination of local temperature element types as desired. For example, the heater array can include a mixture of local temperature elements in a range of 5% heating elements and 95% cooling elements to 95% heating elements and 5% cooling elements, or any other suitable combination of temperature elements to achieve the desired spatial temperature profile.
In a preferred embodiment, the auxiliary heating layer 208 is located between the ceramic ESC layer 204 and the primary heating plate 206. In this arrangement, the primary heating plate 206 is formed on a surface of a thermal barrier layer 218, which is disposed on the cooling plate 210.
The cooling plate 210 has a plurality of channels 220 for coolant flow. The cooling plate 210 also forms the baseplate of the ESC assembly 202. The cooling plate 210 can be attached to the chamber via a ceramic insulator ring 222. Attachment of the cooling plate 210 to the ceramic insulator ring 222 can be realized through screws, or any other suitable attaching means as desired.
As shown in
The power distribution circuit 219 is formed on a first circuit board, e.g., a distribution board 228, configured to be mated to the cooling plate 210 of the support assembly 200 in an enclosed volume 234 between the cooling plate 210 and the facilities plate 224. The distribution board 228 can be attached to a bottom surface of the cooling plate 210 via bonding, such as a layer of adhesive, or by mechanical means such as screws (not shown) or other suitable bonding means as desired. The cooling plate 210 and facilities plate 224 act as an RF shield (e.g., electrostatic shield) when they are made of electrically conducting material or coated with an electrically conducting material so that the RF current travels along outer surfaces of the facilities plate 224 and the cooling plate 210 and around the enclosed volume 234 rather than through the distribution board and control electronics. In this arrangement, the distribution board 228 is shielded from RF noise (e.g., interference). In the context of exemplary embodiments of the present disclosure, RF noise can be any unwanted or spurious RF signal whether it has a random power spectrum or unwanted coupling of specific frequencies generated by the RF sources in the system such as the bias generators connected to the electrostatic chuck assembly 202. According to exemplary embodiments of the present disclosure, the RF shield is a closed conductor shield (e.g., cooling plate 210 and facilities plate 224) containing a finite number of connector penetrations, each connector penetration being decoupled from RF common using bypass capacitors. The bypass connectors are located between the electrical connections and the RF shield and are outside the enclosed volume 234.
The distribution board 228 can include multiple layers where one layer is a common voltage plane (e.g., common conductive plane) for the electronics connected to the facilities plate 224 so that the voltage on the common plane is at the same electrical potential as the facilities plate 224 and the cooling plate 210 so as to reduce the likelihood of arcing from the facilities plate or cooling plate 210 to the components or circuits on the distribution board 228 when RF power is supplied to the cooling plate 210. The distribution board 228 includes at least two terminals 213 to connect input power lines 215 of the power distribution circuit 219 to an AC or DC power supply. The distribution board 228 also includes at least 2√N output power lines to connect the input power lines 215 of the power distribution circuit 219 to the thermal control elements 216 of the thermal array in the electrostatic chuck assembly 202, where N equals a number of thermal control elements 216. The distribution board 228 can also include traces that route electrical current from the pads to wires passing through the cooling plate 210. The distribution board 228 can include filtering elements, such as capacitors connected between one or more of the input power lines and the facilities plate 224, from the output power lines to the facilities plate, and/or between the common voltage plane and the cooling plate 210 and/or facilities plate 224, to shunt RF current flowing through the facilities plate thus prevent RF current flowing through the components of the distribution board 228. In an exemplary embodiment, the distribution board 228 can include memory for storing calibration data or identification numbers for the ESC assembly 202.
In another exemplary embodiment, the facilities plate 224 can be formed from a non-conductive, dielectric and/or mesh material. In such case, the common voltage plane of the distribution board 228 can form a shielded enclosure for the distribution board 228 by being attached (e.g., electrically connected) to the cooling plate 210. It should be understood that in this exemplary embodiment the common voltage plane is a metal plate or metal form such that when attached to the cooling plate 210 establishes a Faraday shield such that no active RF in the plasma processing chamber enters the enclosure.
As shown in
The switching electronics board 226 is a printed circuit board (PCB) that includes circuitry for addressably supplying switched power to the array of thermal control elements 216 of the auxiliary heating layer 208. The switching electronics board 226 can be disposed in the enclosed volume 234 between the facilities plate 224 and the cooling plate 210 in a location between the distribution circuit board 228 and the facilities plate 224. The switching electronics board 226 includes a common voltage plane 227 for the electronics which is electrically connected to the facilities plate 224 so that the voltage on the common plane 227 is at the same electrical potential as the facilities plate 224 to reduce the likelihood of arcing between the facilities plate 224 and components or circuits on the switching electronics board 226. The switching electronics board 226 can also include capacitors connected between one or more of the input power lines and the facilities plate 224, from the output power lines to the facilities plate 224, and between the common voltage plane 227 and the facilities plate 224 to shunt RF current flowing through the facilities plate 224, thereby preventing RF current flowing through the switching and control circuits of the switching electronics board 226. In another exemplary embodiment, the switching electronics board 226 can be attached to an upper surface of the facilities plate 224. For example, the switching electronics board 226 can be mated to a lower surface of the distribution board 228 so that the switching electronics board 226 is within the enclosed volume 234 between the distribution board 228 and an upper surface of the facilities plate 224.
RF power received from an RF source VRF by the facilities plate 224 is provided to the ESC assembly 202 via an electrical connection to the cooling plate 210. As already discussed, an RF gasket can be disposed between the facilities plate 224 and the cooling plate 210, and provide an interface that establishes the electrical connection between the two components. It should be understood that the ESC assembly 202 may incorporate features of the tunable ESC (T-ESC). Assemblies described in commonly assigned U.S. Pat. Nos. 6,847,014 and 6,921,724, which are hereby incorporated by reference.
The distribution board 228 can include pads that provide electrical contact with pins on the switching electronics board 226. The distribution board 228 can also include traces that route electrical current from the pads to wires passing through the cooling plate 210. In another exemplary embodiment, sockets are located on each input line of the distribution board 228 and mate with the pins located on the switching electronics board 226. The distribution board 228 can include memory for storing calibration data or identification numbers for the ESC assembly 202. With this configuration, the switching electronics board 226 has read/write access to the memory of the distribution board 228.
In another exemplary embodiment, the switching electronics board 226 includes sockets on each output line that mate with pins on the distribution board 228, which is attached to the cooling plate 210, so that an electrical connection can be established. In an exemplary embodiment, the switching electronics board 226 includes pads on each output line that contact pins on the distribution board 228 of the cooling plate 210 to establish an electrical connection.
As shown in
Each of the supply lines 244 and 246 extends through (e.g., penetrates) the cooling plate with the supply lines 244 terminating at the primary heating plate 206 and the distribution board 228 and the supply lines 246 terminating at the auxiliary heating layer 208 and the distribution board 228.
As already discussed, the distribution board 228 is attached to a bottom surface of the cooling plate 210 within the enclosed volume 234. The switching electronics board 226 is attached to a top surface of the facilities plate 224 within the enclosed volume 234. The distribution board 228 and the switching electronics board 226 are electrically connected so that the switching device 221 of the switching electronics board 226 can supply power to each one of the via one of the power supply lines and one of the power return lines so as to provide time-averaged power to each of the by time divisional multiplexing of a plurality of switches.
The switching electronics board 226 includes transistors on at least one of its surfaces. Each transistor corresponds to one of the plurality of switches of the switching circuit 222, and can include metal oxide field effect transistors (MOSFET), power switching FETs, or any other suitable transistor as desired. In an exemplary embodiment, the switching devices can be MOSFETs that extend from the surface of the switching electronics board 226 through a top surface of the facilities plate 224 to a bottom surface of the facilities plate 224, which acts as a heat sink to cool the transistors. The facilities plate 224 includes a plurality of holes that extend from the first surface to the second surface and each hole is configured to receive one of the MOSFETs. A sealing member 247, such as at least one sealing cap, can be attached to the bottom surface of the facilities plate 224 and at a location where the plurality of vertical MOSFETs terminate. The sealing member 247 provides a barrier and enclosure that protects the MOSFETs from RF.
As shown in
As shown in
In an exemplary embodiment, the primary heating plate 206 can include a central heater and three concentric heaters surrounding the central heater. The auxiliary heating layer 208 can include an array of film resistance heaters each of which is about the same size or smaller than a single device die or group of device dies on the substrate. As a result, at location above each thermal control element 216, the substrate temperature, and consequently the plasma etching process, can be controlled to maximize the yield of devices from the substrate. The scalable architecture of the auxiliary heating layer 208 can readily accommodate any number of local thermal control elements 216, (e.g., heaters or peltier devices) as specified for die-by-die substrate temperature control. For example, in an exemplary embodiment, ranges of 16 to 25, 26-46 to 49, 50 to 99 or more than 100 local temperature elements can be disposed across a substrate of 300-mm or larger diameter. A detailed description of an ESC assembly for a substrate support assembly in a semiconductor processing apparatus with multiple independently controllable planar thermal control elements is disclosed in commonly-owned U.S. Published Patent Publication Nos. 2011/0092072 and 2011/0143462 the disclosures of which are hereby incorporated by reference.
The power switching circuit 221 is configured to control and power each thermal control element 216 in the auxiliary heating layer 208 to generate a desired temperature profile. For simplicity, only four thermal control elements 216 are shown. It should be understood that the thermal array could include any number of thermal control elements suitable for obtaining the desired surface temperature profile of the ESC assembly 202.
The power switching circuit 221 includes switching devices 310 connected to each of the power return lines 304, and switching devices 312 connected to each of the power supply lines 302. The switching devices 312 can connect each power supply line 302 to a power source (e.g., power supply) 314 or electrically isolate the power supply lines 302 from the power source 314. The switching device 310 can connect each power return line 304 to the electrical ground or electrically isolate the return line from ground or from the low voltage side of the power source 314. A processor 316 of the control circuit 223 (e.g. a micro controller unit, a computer, etc.) controls the switching devices 310 and 312. A thermal control element 216 is powered, for example, when and only when the power supply line 302 connected to the respective thermal control element 216 is connected to the high voltage side of the power source 314 and the power return line 304 connected to this thermal control element 216 is connected to the electrical ground or the low voltage side of the power source. To prevent crosstalk between each thermal control element 216, a diode 318 can be serially connected between each thermal control element 216 and the power supply lines 302 connected thereto, or between each thermal control element 216 and the power return lines 304 connected thereto. The switching devices can be transistors such as a metal oxide field effect transistor (MOSFET), a power switching FET, or any other suitable transistor switch as desired.
The power switching circuit 221 further includes one or more temperature sensors configured to monitor temperature of respective locations on the distribution or switching electronics board 226 and/or the temperature of board components. The locations of the temperature sensors and the locations of each thermal control element 216 may or may not coincide. The temperature of each thermal control element 216 can be obtained or estimated by actual measurements, calibration, or calculation based on a theoretical or empirical model. For example, the estimated measurement can be based on a calibrated estimate, predictive estimate, or modeled estimate.
To activate a respective thermal control element 216, the control circuit 223 calculates a duty cycle for each thermal control element 216 based on a setpoint temperature of the thermal control element 216. The setpoint temperature of each thermal control element 216 is determined by a desired temperature profile of the entire heating plate. In a time-domain multiplexing scheme, the control circuit 223 controls the timing of the switching circuit 221 to maintain a connection between one power supply line 302 at a time and the power supply 314 for a time duration T, during which the switching circuit 221 maintains a connection between the electrical ground or the low voltage terminal of the power source and each of the thermal control elements 216 connected to the one power supply line 302 for the time duration τi, where i indicates each of the thermal control elements 216. The τi for each of the thermal control elements 216 may not necessarily be the same value because each heater zone may have a different temperature setpoint and therefore require a different power duty cycle. If the power supply 314 outputs a constant DC voltage V0 and all the thermal control elements 216 have a same electrical resistance R0, and the array has N power supply lines 302 then the average heating power of a thermal control element 216 is proportional to the ratio τi/TN. The control circuit 223 starts the time duration T for each thermal control element 216 at the beginning of the time duration T, which however leads to a peak in the total current carried by the one power supply line 302 at the beginning of the time duration T. Advantageously, in a time-domain multiplexing scheme according to an embodiment, the controller can temporally spread the beginnings of the time durations τi across the time duration T, i.e. not starting all the time durations τi at the same time, so as to decrease the maximum total current the one power supply line 302 carries throughout the time duration T.
As shown in
As discussed with respect to
The switching electronics board 226 can also include communication circuitry 406, such as an optical transmitter and receiver, for establishing data communication between the processor 316 and an external processor 405 (e.g., external communication device), such as a computer or other suitable control device as desired, over optical fiber 407. In another exemplary embodiment, the communication circuitry 406 can be configured to communicate over a wireless channel, such as, over selected RF frequencies. The communication circuitry 406 should be configured so that command and control signals communicated between the processor 316 of the switching electronics board 226 and the external processor 405 are isolated from active RF inside the plasma processing chamber. In another exemplary embodiment, this isolation can be achieved using isolation transformers, optocouplers, RF transceivers operating at a different frequency from the active RF in the plasma processing chamber, Wi-Fi transceivers, or any other suitable communication arrangement as desired. In still another exemplary embodiment, the communication circuitry 406 can be configured to communicate over a hard-wired communication channel. In a wired channel, additional filtering components can be used for RF, DC, and/or galvanic isolation such that the communication signals are isolated and immune to RF interference.
The switching electronics board 226 can include logic for encrypting and decrypting control or status messages communicated with the external processor 405. The switching electronics board 226 includes DC-to-DC converters 408 for stepping down voltages received from the two power lines 403. Each of the DC-to-DC converters 408 providing stepped down voltages to the processor 316 and the switching devices 402, for example. Sensors 410 can be strategically mounted as desired on the switching electronics board 226 to detect board temperature and/or the temperature of specified board components. Each sensor 410 is connected to provide an output to the processor 316, which stores the received signals in memory. In an exemplary embodiment, the output of the sensors can be stored in memory on the switching electronics board 226 and/or the distribution board 228. Temperatures of components external to the switching electronics board 226, such as, the ESC ceramic layer 204 or the cooling plate 210, for example, can be monitored and recorded by sensors 412.
Via the connection with the distribution board 228, the switching electronics board 226 can include electrical components and circuits for passing DC or AC power from an external power source to circuitry in the ESC assembly 202. For example, in an exemplary embodiment, the switching electronics board 226 can be configured to include a conductive trace or supply line 414 to pass DC power from an external DC source 416 through the distribution board 228 to the electrostatic clamping electrode 212 embedded in the ESC ceramic layer 204. In another exemplary embodiment, the switching electronics board 226 can be configured to include a conductive trace or supply line 418 to pass AC-power from an external AC source 420 through the distribution board 228 to the primary heaters 214 disposed in the primary heating plate 206 of the ESC assembly 202.
As already discussed, to shunt RF current from the auxiliary heaters (e.g., temperature control elements) 216 of the ESC assembly 202 away from the switching electronics board circuit and instead through the metal, or metal coated, facilities plate 224, capacitors 422 can be provided on the power input and output lines of the switching electronics board 226 in which one end of each capacitor 422 is connected to one of the power lines 403 and the other end of each capacitor 422 is connected to the facilities plate 224 or a common voltage plane (e.g. common conductive plane) on the PCB, which is connected to the facilities plate such that the common voltage plane and the facilities plate are at the same electrical potential. The use of capacitors 422 on the switching electronics board 226 in this manner reduces the risk that RF voltage on the switching electronics board 226 interferes with the operation of the electronic circuitry (switching devices 402, processor 316, power converters 408, or other suitable component as desired) also located thereon.
In an exemplary embodiment, the switching electronics board 226 can include voltage and/or current sensors 423 for monitoring voltages/currents on incoming data lines and bus circuits (see
In another exemplary embodiment mentioned above, the processor 316 can be configured to perform real-time encryption and decryption of data communicated to an external device or processor. For example, data including control or status messages and data logging can be encrypted and/or decrypted during communication with an external device or processor. The processor can also include non-volatile resident or external memory for storing calibration data associated with the primary heaters 214 and the array of thermal control elements 216 of the ESC assembly 202. The processor 316 can be configured to receive software updates or be reprogrammed from an external device or processor via the communication circuitry 406. In another exemplary embodiment, the data stored in memory can be password protected to prevent unauthorized access to the processor and its content.
As already discussed through preceding
As shown in
Although the disclosure has been presented in reference to the attached figures and specification, the disclosure is by no means limited to those as the disclosure is subject to variations within the scope allowed for by the claims.
It will be appreciated by those skilled in the art that the present invention can be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The presently disclosed embodiments are therefore considered in all respects to be illustrative and not restricted. The scope of the invention is indicated by the appended claims rather than the foregoing description and all changes that come within the meaning and range and equivalence thereof are intended to be embraced therein.
Number | Name | Date | Kind |
---|---|---|---|
3440883 | Lightner | Apr 1969 | A |
5255520 | O'Geary et al. | Oct 1993 | A |
5414245 | Hackleman | May 1995 | A |
5504471 | Lund | Apr 1996 | A |
5515683 | Kessler | May 1996 | A |
5536918 | Ohkase et al. | Jul 1996 | A |
5635093 | Arena et al. | Jun 1997 | A |
5665166 | Deguchi et al. | Sep 1997 | A |
5667622 | Hasegawa et al. | Sep 1997 | A |
5740016 | Dhindsa | Apr 1998 | A |
5802856 | Schaper et al. | Sep 1998 | A |
5851298 | Ishii | Dec 1998 | A |
6060697 | Morita et al. | May 2000 | A |
6100506 | Colelli, Jr. et al. | Aug 2000 | A |
6222161 | Shirakawa et al. | Apr 2001 | B1 |
6271459 | Yoo | Aug 2001 | B1 |
6353209 | Schaper et al. | Mar 2002 | B1 |
6403403 | Mayer et al. | Jun 2002 | B1 |
6483690 | Nakajima et al. | Nov 2002 | B1 |
6515207 | Dress et al. | Jan 2003 | B1 |
6566632 | Katata et al. | May 2003 | B1 |
6612673 | Giere et al. | Sep 2003 | B1 |
6664515 | Natsuhara et al. | Dec 2003 | B2 |
6739138 | Saunders et al. | May 2004 | B2 |
6740853 | Johnson et al. | May 2004 | B1 |
6741446 | Ennis | May 2004 | B2 |
6746616 | Fulford et al. | Jun 2004 | B1 |
6795292 | Grimard et al. | Sep 2004 | B2 |
6815365 | Masuda et al. | Nov 2004 | B2 |
6825617 | Kanno et al. | Nov 2004 | B2 |
6847014 | Benjamin et al. | Jan 2005 | B1 |
6886347 | Hudson et al. | May 2005 | B2 |
6921724 | Kamp et al. | Jul 2005 | B2 |
6972524 | Marakhtanov et al. | Dec 2005 | B1 |
6979805 | Arthur et al. | Dec 2005 | B2 |
6985000 | Feder | Jan 2006 | B2 |
6989210 | Gore | Jan 2006 | B2 |
7075031 | Strang et al. | Jul 2006 | B2 |
7141763 | Moroz | Nov 2006 | B2 |
7173222 | Cox et al. | Feb 2007 | B2 |
7175714 | Ootsuka et al. | Feb 2007 | B2 |
7206184 | Ennis | Apr 2007 | B2 |
7230204 | Mitrovic et al. | Jun 2007 | B2 |
7250309 | Mak et al. | Jun 2007 | B2 |
7268322 | Kuibira et al. | Sep 2007 | B2 |
7274004 | Benjamin et al. | Sep 2007 | B2 |
7275309 | Matsuda et al. | Oct 2007 | B2 |
7279661 | Okajima et al. | Oct 2007 | B2 |
7297894 | Tsukamoto | Nov 2007 | B1 |
7311782 | Strang et al. | Dec 2007 | B2 |
7372001 | Tachikawa et al. | May 2008 | B2 |
7396431 | Chen et al. | Jul 2008 | B2 |
7415312 | Barnett, Jr. et al. | Aug 2008 | B2 |
7475551 | Ghoshal | Jan 2009 | B2 |
7480129 | Brown et al. | Jan 2009 | B2 |
7782583 | Moon | Aug 2010 | B2 |
7837826 | Marakhtanov et al. | Nov 2010 | B2 |
7893387 | Ohata | Feb 2011 | B2 |
7940064 | Segawa et al. | May 2011 | B2 |
7952049 | Tsukamoto | May 2011 | B2 |
7968825 | Jyousaka et al. | Jun 2011 | B2 |
8057602 | Koelmel et al. | Nov 2011 | B2 |
8222574 | Sorabji et al. | Jul 2012 | B2 |
20020043528 | Ito | Apr 2002 | A1 |
20020076508 | Chiang et al. | Jun 2002 | A1 |
20020159216 | Ennis | Oct 2002 | A1 |
20020185488 | Natsuhara et al. | Dec 2002 | A1 |
20040027781 | Hanawa et al. | Feb 2004 | A1 |
20050016465 | Ramaswamy et al. | Jan 2005 | A1 |
20050215073 | Nakamura et al. | Sep 2005 | A1 |
20050229854 | Moroz | Oct 2005 | A1 |
20060065367 | Chen et al. | Mar 2006 | A1 |
20060191637 | Zajac et al. | Aug 2006 | A1 |
20060226123 | Birang | Oct 2006 | A1 |
20070125762 | Cui et al. | Jun 2007 | A1 |
20080029195 | Lu | Feb 2008 | A1 |
20080049374 | Morioka et al. | Feb 2008 | A1 |
20080202924 | Bluck et al. | Aug 2008 | A1 |
20080250867 | Schmalzried et al. | Oct 2008 | A1 |
20090000738 | Benjamin | Jan 2009 | A1 |
20090173445 | Yeom et al. | Jul 2009 | A1 |
20090178764 | Kanno | Jul 2009 | A1 |
20090183677 | Tian et al. | Jul 2009 | A1 |
20090274590 | Willwerth et al. | Nov 2009 | A1 |
20090321019 | Chen et al. | Dec 2009 | A1 |
20100078424 | Tsukamoto et al. | Apr 2010 | A1 |
20100116788 | Singh et al. | May 2010 | A1 |
20100163546 | Nanno et al. | Jul 2010 | A1 |
20100257871 | Venkatasubramanian et al. | Oct 2010 | A1 |
20100283565 | Blakes | Nov 2010 | A1 |
20110005682 | Savas et al. | Jan 2011 | A1 |
20110033175 | Kasai et al. | Feb 2011 | A1 |
20110075313 | Comendant | Mar 2011 | A1 |
20110092072 | Singh | Apr 2011 | A1 |
20110143462 | Gaff et al. | Jun 2011 | A1 |
20120033340 | Roy | Feb 2012 | A1 |
20120091108 | Lin | Apr 2012 | A1 |
20120097661 | Singh | Apr 2012 | A1 |
20120115254 | Singh | May 2012 | A1 |
20130105457 | Swanson | May 2013 | A1 |
20130161305 | Ptasienski | Jun 2013 | A1 |
Number | Date | Country |
---|---|---|
601918 | Jan 1985 | JP |
621176 | Jan 1987 | JP |
2004152913 | May 2004 | JP |
2004241302 | Aug 2004 | JP |
2005123286 | May 2005 | JP |
2005294237 | Oct 2005 | JP |
2007081160 | Mar 2007 | JP |
2007082374 | Mar 2007 | JP |
2009267256 | Nov 2009 | JP |
2010153730 | Jul 2010 | JP |
201998028601 | Aug 1998 | KR |
1020050053464 | Jun 2005 | KR |
20050121913 | Dec 2005 | KR |
1020060067552 | Jun 2006 | KR |
20080058109 | Jun 2008 | KR |
Entry |
---|
Commonly-Owned Utility U.S. Appl. No. 13/234,473, filed Sep. 16, 2011. |
Commonly-Owned Utility U.S. Appl. No. 13/237,444, filed Sep. 20, 2011. |
Commonly-Owned Utility U.S. Appl. No. 13/238,396, filed Sep. 21, 2011. |
Ayars, Eric “Bandgap in a Semiconductor Diode”, Advanced and Intermediate Instructional Labs Workshop, AAPT Summer Meeting, California State University, Chicago, Jul. 20, 2008 http://phys.csuchico.edu/-eayars/publications/bandgap.pdf. |
International Search Report and Opinion dated Jul. 28, 2011 for PCT/US2010/002794. |
Office Action (Notification of the Final Office Action) dated Apr. 26, 2016, by the Korean Patent Office in corresponding Korean Patent Application No. 10-2013-7012033, and a Partial English Translation of the Office Action. (5 pages). |
Number | Date | Country | |
---|---|---|---|
20140154819 A1 | Jun 2014 | US |