The present application is based upon and claims the benefit of priority to Japanese Patent Application No. 2016-156368, filed Aug. 9, 2016, the entire contents of which are incorporated herein by reference.
The present invention relates to a printed wiring board with a built-in electronic component.
Japanese Patent Laid-Open Publication No. 2007-150002 describes a substrate with a built-in IC. The entire contents of this publication are incorporated herein by reference.
According to one aspect of the present invention, a printed wiring board includes a central resin insulating layer, an electronic component embedded in the central resin insulating layer, a first resin insulating layer formed on a first surface side of the central resin insulating layer, a second resin insulating layer formed on a second surface side of the central resin insulating layer on the opposite side with respect to the first surface side, via conductors Ruined in the central resin insulating layer such that the via conductors are formed toward the first surface side, and metal posts formed in the central resin insulating layer such that the metal posts are formed toward the second surface side. The central resin insulating layer does not contain a core material, and the via conductors include a group of via conductors connected with the metal posts respectively such that a via conductor and a respective metal post connected to the via conductor is connecting a first surface of the central resin insulating layer and a second surface of the central resin insulating layer on the opposite side.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
Embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
A printed wiring board 10 of the embodiment includes three resin insulating layers: a central resin insulating layer 30 that has a first surface (F) on a side where an IC chip is mounted and a second surface (S) that is on an opposite side of the first surface, and accommodates an electronic component 90 such as an IC; a first resin insulating layer 50 that is formed on the first surface side of the central resin insulating layer; and a second resin insulating layer 150 that is formed on the second surface side of the central resin insulating layer. A first conductor layer (34F) is formed on the first surface of the central resin insulating layer and a second conductor layer (34S) is formed on the second surface of the central resin insulating layer. An uppermost conductor layer 58 is formed on the first resin insulating layer 50. A lowermost conductor layer 158 is formed on the second resin insulating layer 150. The printed wiring board includes four conductor layers, which are the first conductor layer (34F), the second conductor layer (34S), the uppermost conductor layer 58, and the lowermost conductor layer 158. Via conductors 36 are formed on the first surface (F) side of the central resin insulating layer 30, and metal posts 28 are formed on the second surface (S) side of the central resin insulating layer 30. The metal posts 28 are connected to the second conductor layer (34S) on the second surface side of the central resin insulating layer 30. The via conductors 36 include main via conductors (36A) that are respectively connected to the metal posts 28 and sub via conductors (36B) that are respectively connected to terminals 92 of the electronic component 90. The second conductor layer (34S) includes a second main conductor circuit (34SA) that is connected to the metal posts 28 and a second sub conductor circuit (34SB) on which the electronic component is mounted. The electronic component 90 is fixed to the second sub conductor circuit (34SB) via an adhesive layer 98. The first conductor layer (34F) on the first surface side of the central resin insulating layer 30 and the second main conductor circuit (34SA) on the second surface side of the central resin insulating layer 30 are connected to each other via the main via conductors (36A) and the metal posts 28. The first conductor layer (34F) and the uppermost conductor layer 58 are connected to each other via via conductors 60 formed in the first resin insulating layer 50. The second conductor layer (34S) and the lowermost conductor layer 158 are connected to each other via via conductors 160 formed in the second resin insulating layer 150. A solder resist layer (70F) is formed on the first resin insulating layer 50 and the uppermost conductor layer 58. Solder bumps (76F) for mounting an electronic component such as an IC chip are formed in openings (71F) of the solder resist layer (70F). A solder resist layer (70S) is formed on the second resin insulating layer 150 and the lowermost conductor layer 158. Solder bumps (76S) for connecting an external substrate such as a motherboard are formed in openings (71S) of the soldier resist layer (70S).
An IC chip 190 is mounted on the upper solder bumps (76F). The application example 110 is mounted on a motherboard 194 via lower solder bumps (76S).
A diameter (R1) of each of the metal posts 28 is 50-200 μm. A bottom diameter (R2) of each of the main via conductors (36A) is 30-170 μm. The diameter (R1) of each of the metal posts 28 is desirably at least twice as large as the bottom diameter (R2) of each of the main via conductors (36A). This increases connection reliability between the main via conductors and the metal posts 28.
A height difference (d) between upper surfaces of the metal posts 28 and upper surfaces of the terminals 92 of the IC chip 90 is within 20 μm. Therefore, a difference between a depth (height) (TA) of each of the main via conductors (36A) connected to the metal posts 28 and a depth (height) (TB) of each of the sub via conductors (36B) connected to the terminals 92 of the IC chip is within 20 p.m. That is, a height difference between the main via conductors (36A) and the sub via conductors (36B) is small. Therefore, the main via conductors (36A) and the sub via conductors (36B) can be simultaneously formed with high reliability.
In the printed wiring board of the embodiment, the first surface (F) and the second surface (S) of the thick central resin insulating layer 30 with the built-in electronic component are connected to each other via the main via conductors (36A) and the metal posts 28. Therefore, since the depth of each of the main via conductors (36A) is small, a void or the like becomes less likely to occur, and connection reliability of the main via conductors (36A) is improved.
In the printed wiring board of the embodiment, the central resin insulating layer 30 and the first resin insulating layer 50 each do not contain a core material and are each formed from a resin containing inorganic particles. The second resin insulating layer 150 is formed by curing a prepreg obtained by impregnating a core material such as a glass cloth with an insulating resin containing inorganic particles. Only one layer, the second resin insulating layer 150, contains a core material that causes an increase in layer thickness. Therefore, the thickness of the printed wiring board can be reduced. Here, in the printed wiring board, a conductor layer on the IC chip mounting side has a higher wiring density than a conductor layer on the external substrate side (wirings spread downward). Here, a thin layer that does not contain a core material is arranged on the first resin insulating layer on the IC chip mounting side. Therefore, high integration of the printed wiring board can be achieved.
A method for manufacturing the printed wiring board of the embodiment is illustrated in
A resin substrate 20 on which a carrier copper foil 21 is laminated is prepared, and a support plate (20z) obtained by affixing an ultra-thin copper foil 22 on the carrier copper foil 21 is prepared (
The plating resist is peeled off. A second plating resist 80 having openings (80a) for forming the metal posts is formed (
The central resin insulating layer 30 is formed on the support plate (20z) on which the metal posts 28 are formed and the electronic component is fixed (
The plating resist is removed (
Using laser, openings 51 reaching the first conductor layer (34F) are formed in the first resin insulating layer 50, and openings 151 reaching the second conductor layer (34S) are formed in the second resin insulating layer 150 (
An electroless plating film is formed on the first resin insulating layer 50 and the second resin insulating layer 150. A plating resist is formed. An electrolytic plating film is formed in a non-forming portion of the plating resist. After the plating resist is peeled off, the electroless plating film in a non-forming portion of the electrolytic plating film is removed. The via conductors 60 and the uppermost conductor layer 58 are formed in or on the first resin insulating layer 50. The via conductors 160 and the lowermost conductor layers 158 are formed in or on the second resin insulating layer 150 (
The upper side solder resist layer (70F) having the openings (71F) is formed on the first resin insulating layer 50, and the lower side solder resist layer (70S) having the openings (71S) is formed on the second resin insulating layer 150. Upper surfaces of pads (73F) are respectively exposed from the openings (71F) of the upper side solder resist layer (70F). On the other hand, upper surfaces of portions of the lowermost conductor layer 158 that are respectively exposed from the openings (71S) of the lower side solder resist layer (70S) function as pads (73S) for connecting to a motherboard.
A nickel plating layer is formed on each of the pads (73F, 73S). Further, a gold plating layer is formed on the nickel plating layer. A metal film 72 including the nickel plating layer and the gold plating layer is formed. Instead of the nickel-gold layer, it is also possible that a nickel-palladium-gold layer or an OSP film is formed. Solder balls are respectively mounted on the pads (73F, 73S), and the solder bumps (76F, 76S) are formed by reflow. The printed wiring board 10 is completed (
The electronic component 190 such as an IC chip is mounted via the solder bumps (76F) of the printed wiring board 10, and the application example 110 is completed. The application example 110 is mounted on the external substrate 194 such as a motherboard via the solder bumps (76S) (
In the first modified example of the embodiment, the second resin insulating layer 150 containing a core material is formed on the first surface (F) side of the central resin insulating layer 30, and the first resin insulating layer 50 that does not contain a core material is formed on the second surface (S) side of the central resin insulating layer 30. In the printed wiring board of the first modified example of the embodiment, only one resin insulating layer contains a core material. Therefore, the thickness of the printed wiring board can be reduced.
In the second modified example of the embodiment, the central resin insulating layer 30 includes two layers, a lower resin insulating layer (30A) and an upper resin insulating layer (30B). The lower resin insulating layer (30A) and the upper resin insulating layer (30B) do not contain a core material, but have different content rates of inorganic particles and have different thermal expansion coefficients. That is, the upper resin insulating layer (30B) has a higher content rate (w %) of inorganic particles and a lower thermal expansion coefficient than the lower resin insulating layer (30A). This relaxes a stress due to a difference in thermal expansion between the first resin insulating layer 50, which does not contain a core material and has a high thermal expansion coefficient, and the second resin insulating layer 150, which contains a core material and has a low thermal expansion coefficient, and reduces warpage of the printed wiring board.
Japanese Patent Laid-Open Publication No. 2007-150002 describes a substrate with a built-in IC, and the substrate has a structure in which the IC is embedded in a resin layer that does not contain a core material, and the resin layer is sandwiched between two front and back core layers that each contain a core material.
In Japanese Patent Laid-Open Publication No. 2007-150002, a thickness of the resin layer in which the IC is embedded is likely to increase. When the thickness of the resin layer increases, a depth of a via conductor penetrating the resin layer increases. Here, when the depth of the via conductor increases, a void or the like is likely to occur and connection reliability is likely to decrease.
A printed wiring board according to an embodiment of the present invention includes: a central resin insulating layer that has a first surface and a second surface (that is on the opposite side of the first surface) and does not contain a core material, an electronic component being embedded in the central resin insulating layer; a first resin insulating layer that is formed on the first surface side of the central resin insulating layer; a second resin insulating layer that is formed on the second surface side of the central resin insulating layer; and a via conductor that is formed in the central resin insulating layer. A metal post is formed in the central resin insulating layer. The first surface and the second surface of the central resin insulating layer are connected to each other via the via conductor and the metal post.
According to an embodiment of the present invention, the first surface and the second surface of the thick central resin insulating layer accommodating an electronic component are connected to each other via the via conductor and the metal post. Therefore, since the depth of the via conductor is small, a void or the like becomes less likely to occur, and connection reliability of the via conductor is improved.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
Number | Date | Country | Kind |
---|---|---|---|
2016-156368 | Aug 2016 | JP | national |