Number | Date | Country | Kind |
---|---|---|---|
9-108671 | Apr 1997 | JP |
This application is the national phase under 35 U.S.C. §371 of prior PCT International Application No. PCT/JP98/01892 which has an International filing date of Apr. 23, 1998 which designated the United States of America.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP98/01892 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO98/49724 | 11/5/1998 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4629611 | Fan | Dec 1986 | A |
4981550 | Huttemann et al. | Jan 1991 | A |
5726096 | Jung | Mar 1998 | A |
5830802 | Tseng et al. | Nov 1998 | A |
5972790 | Arena et al. | Oct 1999 | A |
5998284 | Azuma | Dec 1999 | A |
6008124 | Sekiguchi et al. | Dec 1999 | A |
6121137 | Saito | Sep 2000 | A |
6207562 | Han | Mar 2001 | B1 |
Number | Date | Country |
---|---|---|
61258434 | Nov 1986 | JP |
62094937 | May 1987 | JP |
8115890 | May 1996 | JP |
8115890 | Jul 1996 | JP |
8250463 | Sep 1996 | JP |
WO 9705298 | Feb 1997 | WO |
Entry |
---|
W.D. Su, Double Spacer Technique for Ti Self-aligned Silicidation Technology, (IEEE), pp. 113-116, 1991.* |
Kotaki et al., Novel Ultra-Clean Self Aligned Silicide (Salicide) Technology Using Double Titanium Deposited Silicide (DTD) Process for 0.1 mm Gate Electrode, Japan J. Applied Physics, vol. 37 pp. 1174-1178 (1998).* |
Kotaki et al., “Novel Contamination Restrained Silicidation Processing . . . ” Technical Digest of the International Electron Devices Meting, XP000624754, pp. 457-460, Dec. 10, 1995. |