Mosys, “MD904 To MD920, Multibank DRAM (MDRAM) 128K×32 To 656K×32” Datasheet, Document DS01-2.1, MoSys Inc. California, Dec. 18, 1995, pp. 1-14. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 59 Sep. 18, 1991 Philadelphia. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 58 May 9, 1991 Anchorage AK. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 65 Dec. 9-10, 1992 Ft Lauderdale, FL. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 64 Sep. 16-17, 1992 Crystal City, VA. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 66 Mar. 3-4, 1993 Scottsdale AZ. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 72 Sep. 13, 1994 Albuquerque NM. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 75 May 24, 1995 New Orleans. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Meeting No. 76 Sep. 11, 1995 Crystal City, VA. |
Minutes of meeting and presentations made at JC-42.3 Committee On Ram Memories, Jan. 17, 1995, San Jose CA. |
Knut Alnes, “Scalable Coherent Interface”, SCI-Feb89-doc52, (To appear in Eurobus Conference Proceedings May 1989) pp. 1-8. |
Hansen et al., “A RISC Microprocessor With Integral MMU And Cache Interface”, MIPS Computer Systems, Sunnyvale, CA, IEEE 1986 pp 145-148. |
Moussouris et al., “A CMOS Processor With Integrated System Functions”, MIPS Computer Systems, Sunnyvale, CA, IEEE 1986 pp 126-130. |
“1989 GaAs IC Data Book & Designer's Guide”, Aug. 1989, Gigabit Logic Inc. |
“ICs for Entertainment Electronics Picture-in-Picture System Edition 8.89”, Siemens AG, 1989. |
“High Speed CMOS Databook”, Integrated Device Technology Inc. Santa Clara, CA, 1988 pp 9-1 to 9-14. |
“LR2000 High Performance RISC Microprocessor Preliminary” LSI Logic Corp. 1988, pp. 1-15. |
“LR2010 Floating Point Accelerator Preliminary” LSI Logic Corp. 1988, pp 1-20. |
B. Ramakrishna et al., “The Cydra 5 Departmental Supercomputer Design Philosophies, Decisions, and Trade-offs” Computer IEEE, Jan. 1989 pp. 12-35. |
“LR2000 High Performance RISC Microprocessor Preliminary” LSI Logic Corp. 1988, pp. 1-15. |
“Motorola MC88200 Cache/Memory Management Unit User's Manual”, Motorola Inc., 1988. |
Moussouris, J. “The Advanced Systems Outlook-Life Beyond RISC: The next 30 years in high-performance computing”, Computer Letter, Jul. 31, 1989 (an edited excerpt from an address at the fourth annual conference on the Advanced Systems Outlook, in San Francisco, CA (Jun. 5)). |
F. Anceau, “A Synchronous Approach for Clocking VLSI Systems”, IEEE Journal of Solid-State Circuits, vol. SC-17, No. 1, pp. 51-56 (Feb. 1982). |
Knut Alnes, “SCI: A Proposal for SCI Operation”, SCI-6Jan89-doc31, Norsk Data, Oslo, Norway, pp. 1-24, Jan. 6, 1989. |
Bakka et al., “SCI: Logical Level Proposals”, SCI-6Jan89-doc32, Norsk Data, Oslo, Norway, pp. 1-20, Jan. 6, 1989. |
Gustavson et al., “The Scalable Interface Project (Superbus)” (DRAFT), SCI-22 Aug 88-doc1 pp 1-16, Aug. 22, 1988. |
Knut Alnes, “SCI: A Proposal for SCI Operation”, SCI-10Nov88-doc23, Norsk Data, Oslo, Norway, pp. 1-12, Nov. 10, 1988. |
PCT Invitation to Pay Additional Fees with Communication Relating to the Results of the Partial International search, mailed Apr. 21, 1997, for counterpart PCT Application No. PCT/US96/16835. |
Steven A Przybylski, “New DRAM Tecnologies, A Comprehensive Analysis of the New Architectures,” pp. iii-iv, 119-21, 138-58, 177-203 (MicroDesign Resource 1994). |
TMS626402, “2097 152-Word By 2-Bank Synchronous Dynamic Random-Access Memory”, Texas Instruments, 1994, (pp. 5-3 to 5-23). |
“Architectural Overview”, Rambus, Inc., 1992, pp. 1-24. |
“MT4LC4M4E9 (S) 4 MEG X 4 DRAM”, Micron Semiconductor, Inc., 1994, (pp. 1-183 to 1-196). |
“M5M4V16807ATP-10, -12, -15, Target Spec. (Rev. 0.3)”, Mitsubishi Electric, May 7, 1993, (pp. 1-36). |
E. H. Frank, “The SBUS: Sun's High Performance System Bus for RISC Workstations,” IEEE pp. 189-194, Sun Microsystems Inc. 1990. |
H. L. Kalter et al. “A 50-ns 16Mb DRAM with a 10-ns Data Rate and On-Chip ECC” IEEE Journal of Solid State Circuits, vol. 25 No. 5, pp. 1118-1128 (Oct. 1990). |
T. L. Jeremiah, “Synchronous LSSD Packet Switching Memory And I/O Channel”, IBM Technical Bulletin vol. 24 No. 10, pp. 4986-4987 (Mar. 1982). |
T. Williams et. al., “An Experimental 1-Mbit CMOS SRAM with Configurable Organization and Operation”, IEEE Journal of Solid State Circuits, vol. 23 No. 5, pp. 1085-1094 (Oct. 1988). |
K. Ohta, “A 1-Mbit DRAM with 33-MHz Serial I/O Ports”, IEEE Journal of Solid State Circuits, vol. 21 No. 5, pp. 649-654 (Oct. 1986). |
K. Numata et. al. “New Nibbled-Page Architecture for High Density DRAM's”, IEEE Journal of Solid State Circuits, vol. 24 No. 4, pp. 900-904 (Aug. 1989). |
D.V. James, “Scalable I/O Architecture for Buses”, IEEE, pp 539-544, Apple Computer 1989. |
S. Watanabe et. al., “An Experimental 16-Mbit CMOS DRAM Chip with a 100-MHz Serial Read/Write Mode”, IEEE Journal of Solid State Circuits, vol. 24 No. 3, pp. 763-770 (Jun. 1982). |
A. Fielder et al., “A 3 NS 1K X 4 Static Self-Timed GaAs Ram”, IEEE Gallium Arsenide Integrated Circuit Symposium Technical Digest, pp. 67-70, (Nov. 1988). |
H. Kuriyama et al., “A 4-Mbit CMOS SRAM With 8-NS Serial Access Time”, IEEE Symposium On VLSI Circuits Digest Of Technical Papers, pp. 51-52, (Jun. 1990). |