Claims
- 1. A semiconductor memory device for reading and writing in normal and test modes, respectively, comprising:
- first and second memory cell sections, each section having a plurality of blocks, with each block having a plurality of memory cells;
- first and second data bus line groups, each data bus line group having a plurality of data bus line pairs coupled to respective blocks of said first and second memory cell sections in such a manner that a given data bus line pair reads data from a memory cell, selected by address information, of the block to which that data bus line is coupled;
- first and second amplifier groups, each amplifier group having a plurality of amplifier means having active and inactive states, each amplifier means being coupled to a respective one of said data bus line pairs;
- an exclusive-NOR gate; and
- means coupling said plurality of amplifier means of each of said first and second amplifier groups to the input side of said exclusive-OR gate;
- wherein, in a normal mode, the plurality of amplifier means of one of said amplifier groups are in their active state and the plurality of amplifier means of each other amplifier group are in their inactive state, and in a test mode, the plurality of amplifier means of all of said amplifier groups are in their active state, the amplifier means of each of said amplifier groups amplifying data appearing on the data bus line pair to which the amplifier means is coupled.
- 2. A device according to claim 1, further comprising switch means interposed between said plurality of data bus line groups, said switch means having first and second states, wherein, in the normal mode, said switch means is in its first state to thereby electrically couple said plurality of data bus line groups to each other, and in a read state of the test mode, said switch means is in its second state to thereby electrically uncouple said data bus line groups from each other.
- 3. A device according to claim 2, further comprising a mode controller coupled between said amplifier means of said first amplifier group and said exclusive-NOR gate.
- 4. A device according to claim 3, further comprising a block selector coupled to an input of said mode controller for selecting said first amplifier group and for reading out data from said first memory cell sections through said amplifier means of said first amplifier group.
- 5. A device according to claim 4, further comprising a test controller coupled to said mode controller and to said switch means for controlling the test mode of said device.
- 6. A semiconductor memory device for reading and writing in normal and test modes, respectively, comprising:
- first and second memory cell sections, each section having a plurality of blocks, with each block having a plurality of memory cells;
- first and second data bus line groups, each data bus line group having a plurality of data bus line pairs coupled to respective blocks of said first and second memory cell sections in such a manner that a given data bus line pair reads data from a memory cell, selected by address information, of the block to which that data bus line is coupled.
- first and second amplifier groups, each of said amplifier groups having a plurality of amplifier means having active and inactive states, each of said amplifier means having an input coupled to a respective one of said data bus line pairs, each of said plurality of amplifier means having an output line;
- a first circuit having a plurality of inputs coupled to said output line of said plurality of amplifier means of said first and second amplifier groups, said first circuit producing an output of a certain level when all of said plurality of inputs are at an identical level; and
- means coupling each of said output lines of said plurality of amplifier means of each of said first and second amplifier groups to one of said plurality of inputs of said first circuit;
- wherein, in a normal mode, the plurality of amplifier means of one of said amplifier groups are in their active state and the plurality of amplifier means of each other amplifier group are in their inactive state, and in a test mode, the plurality of amplifier means of all of said amplifier groups are in their active state, the amplifier means of each of said amplifier groups amplifying data appearing on the data bus line pair to which the amplifier means is coupled.
- 7. A device according to claim 6, further comprising switch means interposed between said plurality of data bus line groups, said switch means having first and second states, wherein, in said normal mode, and in a write state of said test mode, said switch means is in its first state to thereby electrically couple said plurality of data bus line groups to each other, and in a read state of said test mode, said switch means is in its second state to thereby electrically uncouple said data bus line groups from each other.
- 8. A semiconductor memory device for reading and writing in normal and test modes, respectively, comprising:
- first and second memory cell sections, each section having a plurality of blocks, with each block having a plurality of memory cells;
- first and second data bus line groups, each data bus line group having a plurality of data bus line pairs coupled to respective blocks of said first and second memory cell sections in such a manner that a given data bus line pair reads data from a memory cell, selected by address information, of the block to which that data bus line is coupled;
- first and second amplifier groups, each of said amplifier groups having a plurality of amplifier means having active and inactive states, each of said amplifier means having an input coupled to a respective one of said data bus line pairs, each of said plurality of amplifier means having an output line;
- a first circuit having a plurality of inputs coupled to said output line of said plurality of amplifier means of said first and second amplifier groups, said first circuit producing an output of a certain level when all of said plurality of inputs are at an identical level;
- means coupling each of said output lines of said plurality of amplifier means of each of said first and second amplifier groups to one of said plurality of inputs of said first circuit;
- switch means interposed between said plurality of data bus line groups, said switch means having first and second states, wherein, in said normal mode, and in a write state of said test mode, said switch means is in its first state to thereby electrically couple said plurality of data bus line groups to each other, and in a read state of said test mode, said switch means is in its second state to thereby electrically uncouple said data bus line groups from each other; and
- a mode controller coupled between said amplifier means and said first amplifier group and said first circuit;
- wherein, in a normal mode, the plurality of amplifier means of one of said amplifier groups are in their active state and the plurality of amplifier means of each other amplifier group are in their inactive state, and in a test mode, the plurality of amplifier means of all of said amplifier groups are in their active data, the amplifier means of each of said amplifier groups amplifying data appearing on the data bus line pair to which the amplifier means is coupled.
- 9. A device according to claim 8, further comprising a block selector coupled to an input of said mode controller for selecting said first amplifier group and for reading out data from said first memory cell sections through said amplifier means of said first amplifier group.
- 10. A device according to claim 9, further comprising a test controller coupled to said mode controller and to said switch means for controlling the test mode of said device.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-179741 |
Jul 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/634,813, filed Dec. 31, 1990, now abandoned, which is a continuation of application Ser. No. 07/396,042, filed Aug. 21, 1989, now abandoned, which is a division of application Ser. No. 07/077,306, filed Jul. 24, 1989, now U.S. Pat. No. 4,873,669.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4464750 |
Tatematsu |
Aug 1984 |
|
4672582 |
Nishimura et al. |
Jun 1987 |
|
4742486 |
Takemae et al. |
May 1988 |
|
4744061 |
Takemae et al. |
May 1988 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
77306 |
Jul 1987 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
634813 |
Dec 1990 |
|
Parent |
396042 |
Aug 1989 |
|