Claims
- 1. A semiconductor memory device for reading and writing in normal and test modes, respectively, comprising:
- a plurality of memory cell sections, each of said plurality of memory cell sections having a plurality of blocks, with each of said plurality of blocks having a plurality of memory cells;
- a plurality of data bus line groups, each of said plurality of data bus line groups, having a plurality of data bus lines, each of said data bus lines coupled to a respective block of said plurality of memory cell sections in such a manner that each of said plurality of data bus lines reads data from one of said plurality of memory cells of said respective block of said plurality of memory cell sections, wherein each of said plurality of memory cells is selected by address information;
- a plurality of amplifier groups, each of said plurality of amplifier groups including a plurality of amplifier means having active and inactive states, one amplifier means in each of said plurality of amplifier groups being coupled to a corresponding one of said plurality of data bus lines, wherein, in the normal mode, said plurality of amplifier means of one of said plurality of amplifier groups are in their active state and the plurality of amplifier means of all of said plurality of amplifier groups not including said one of said plurality of amplifier groups are in their inactive state, and in the test mode, said plurality of amplifier means of all of said plurality of amplifier groups are in their active state, each of said plurality of amplifier means of each of said plurality of amplifier groups amplifying data appearing on said corresponding one of said plurality of data bus lines to which said each of said plurality of amplifier means is coupled; and
- means for comparing outputs of all of said plurality of amplifier means and for generating a digital output only when all of said plurality of amplifier means outputs are the same.
- 2. A semiconductor memory device according to claim 1, further comprising an address decoder for selecting one of said plurality of memory cell blocks in the normal mode.
- 3. A semiconductor memory device according to claim 1, further comprising decoder means for selecting one of said memory cell sections in said normal mode.
- 4. A semiconductor memory device according to claim 1, further comprising switch means interposed between said plurality of data bus line groups, said switch means having first and second states, wherein, in the normal mode, said switch means is in said first state to thereby electrically couple said plurality of data bus line groups to each other, and in a read state of the test mode, said switch means is in said second state to thereby electrically uncouple said plurality of data bus line groups from each other.
- 5. A semiconductor memory device for reading and writing in normal and test modes, respectively, comprising:
- first and second memory cell sections, each of said first and second memory cell sections having a plurality of blocks, with each of said plurality of blocks having a plurality of memory cells;
- first and second data bus line groups, each of said first and second data bus groups having a plurality of data bus lines, each of said plurality of data bus lines coupled to a respective block of said first and second memory cell sections in such a manner that each of said plurality of data bus lines reads data from one of said plurality of memory cells of said respective block of said first and second memory cell sections, wherein each of said plurality of memory cells is selected by address information;
- first and second amplifier groups, each of said first and second amplifier groups including a plurality of amplifier means having active and inactive states, one amplifier means in each of said first and second amplifier groups being coupled to a corresponding one of said plurality of data bus lines, in the normal mode, the plurality of amplifier means of one of said first and second amplifier groups are in their active state and the plurality of amplifier means of the other of said first and second amplifier groups are in their inactive state, and in the test mode, the plurality of amplifier means of said first and second amplifier groups are in their active state, each of said plurality of amplifier means of each of said first and second amplifier groups amplifying data appearing on said corresponding one of said plurality of data bus lines to which said each of said plurality of amplifier means is coupled; and
- means for comparing outputs of all of said plurality of amplifier means and for generating a digital output only when all of said plurality of amplifier means outputs are the same.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-179741 |
Jul 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/912,135, filed Jul. 9, 1992, now U.S. Pat. No. 5,293,598, which is a continuation of application Ser. No. 07/634,813 filed Dec. 31, 1990, abandoned, which is a continuation of application Ser. No. 07/396,042 filed Aug. 21, 1989, abandoned, which is a divisional of application Ser. No. 07/077,306 filed Jul. 24, 1989, which is now U.S. Pat. No. 4,873,699.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4464750 |
Tatematsu |
Aug 1984 |
|
4672582 |
Nishimura et al. |
Jun 1987 |
|
4742486 |
Takemae et al. |
May 1988 |
|
4744061 |
Takemae et al. |
May 1988 |
|
4873669 |
Furutani et al. |
Oct 1989 |
|
5293598 |
Furutani et al. |
Mar 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
77306 |
Jul 1989 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
912135 |
Jul 1992 |
|
Parent |
634813 |
Dec 1990 |
|
Parent |
396042 |
Aug 1989 |
|