Claims
- 1. A semiconductor wafer having substrate as a portion thereof comprising:
a plurality of dice located on portions of the substrate, the plurality of dice including circuitry for placing at least one die of the plurality of dice into a mode upon receipt of an alternating signal having a predetermined characteristic by the circuitry, said mode selected from one of a predetermined testing mode for testing a plurality of dice, a functional test mode, and a parametric test mode, the alternating signal selected from one of a test pattern signal and information in a signal form and a conductive path connected to the circuitry providing the alternating signal to the circuitry.
- 2. The wafer of claim 1, wherein said alternating signal further comprises a plurality of test patterns for said plurality of dice.
- 3. The wafer of claim 1, wherein said alternating signal further comprises a plurality of information for said plurality of dice.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/638,276, filed Aug. 14, 2000, which is a continuation of application Ser. No. 08/994,843, filed Dec. 19, 1997, now U.S. Pat. No. 6,118,138, issued Sep. 12, 2000, which is a divisional of application Ser. No. 08/713,606, filed Sep. 13, 1996, now U.S. Pat. No. 5,898,186, issued Apr. 27, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08713606 |
Sep 1996 |
US |
Child |
08994843 |
Dec 1997 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09638276 |
Aug 2000 |
US |
Child |
10391067 |
Mar 2003 |
US |
Parent |
08994843 |
Dec 1997 |
US |
Child |
09638276 |
Aug 2000 |
US |